Patents by Inventor Brett E. Smith

Brett E. Smith has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10768244
    Abstract: A power loss protection integrated circuit includes a storage capacitor terminal (STR), an autonomous capacitor health check circuit, and a capacitor fault terminal (CF). The capacitor health check circuit autonomously performs periodic capacitor check operations. In a check operation, current is sinked from the STR terminal for a predetermined time and in a predetermined way. If during this time the voltage on the STR terminal STR drops below a predetermined voltage, then a digital signal CF is asserted onto the CF terminal. Immediately following each capacitor check, a charging voltage is driven onto the STR terminal to recharge the external capacitors coupled to the STR terminal. In one example, the integrated circuit further includes a current switch circuit (eFuse) and a buck/boost controller. The capacitor health check circuit is only enabled during normal mode operation of the integrated circuit, and the check circuit disables boost operation during capacitor checks.
    Type: Grant
    Filed: July 10, 2018
    Date of Patent: September 8, 2020
    Assignee: Active-Semi, Inc.
    Inventors: John H. Carpenter, Jr., Brett E. Smith
  • Publication number: 20180323699
    Abstract: A power loss protection integrated circuit includes a storage capacitor terminal (STR), an autonomous capacitor health check circuit, and a capacitor fault terminal (CF). The capacitor health check circuit autonomously performs periodic capacitor check operations. In a check operation, current is sinked from the STR terminal for a predetermined time and in a predetermined way. If during this time the voltage on the STR terminal STR drops below a predetermined voltage, then a digital signal CF is asserted onto the CF terminal. Immediately following each capacitor check, a charging voltage is driven onto the STR terminal to recharge the external capacitors coupled to the STR terminal. In one example, the integrated circuit further includes a current switch circuit (eFuse) and a buck/boost controller. The capacitor health check circuit is only enabled during normal mode operation of the integrated circuit, and the check circuit disables boost operation during capacitor checks.
    Type: Application
    Filed: July 10, 2018
    Publication date: November 8, 2018
    Inventors: John H. Carpenter, JR., Brett E. Smith
  • Patent number: 10020723
    Abstract: A power loss protection integrated circuit includes a storage capacitor terminal (STR), an autonomous capacitor health check circuit, and a capacitor fault terminal (CF). The capacitor health check circuit autonomously performs periodic capacitor check operations. In a check operation, current is sinked from the STR terminal for a predetermined time and in a predetermined way. If during this time the voltage on the STR terminal STR drops below a predetermined voltage, then a digital signal CF is asserted onto the CF terminal. Immediately following each capacitor check, a charging voltage is driven onto the STR terminal to recharge the external capacitors coupled to the STR terminal. In one example, the integrated circuit further includes a current switch circuit (eFuse) and a buck/boost controller. The capacitor health check circuit is only enabled during normal mode operation of the integrated circuit, and the check circuit disables boost operation during capacitor checks.
    Type: Grant
    Filed: July 1, 2016
    Date of Patent: July 10, 2018
    Assignee: Active-Semi, Inc.
    Inventors: John H. Carpenter, Jr., Brett E. Smith
  • Patent number: 9887628
    Abstract: A power loss protection integrated circuit includes a current switch circuit (eFuse), a VIN terminal, a VOUT terminal, a buck/boost controller, and a storage capacitor terminal STR. The controller is adapted to work: 1) as a boost to take a low voltage from the VOUT terminal and to output a larger charging voltage onto the STR terminal, or 2) as a buck to take a higher voltage from the STR terminal and to buck it down to a lower voltage required on the VOUT terminal. The current switch circuit outputs a digital undervoltage signal (UV) and a digital high current signal (HC). These signals are communicated on-chip to the controller. Asserting UV causes the converter to begin operating in the buck mode. Asserting HC prevents the converter from operating in the boost mode.
    Type: Grant
    Filed: June 30, 2017
    Date of Patent: February 6, 2018
    Assignee: Active-Semi, Inc.
    Inventors: John H. Carpenter, Jr., Hiroshi Watanabe, Brett E. Smith
  • Patent number: 9791482
    Abstract: A power loss protection integrated circuit includes a current switch circuit portion (eFuse) and an autonomous limit checking circuit. The limit checking circuit includes an input analog multiplexer, an ADC, a plurality of capture registers, a state machine, and a flag output terminal. For each capture register, the limit checking circuit further includes an associated lower limit register and an associated upper limit register. The state machine controls the multiplexer and the capture registers so the ADC digitizes voltages on various nodes to the monitored, and stores the results into corresponding capture registers. In integrated circuit has circuitry that allows both a high voltage as well as a high current to be monitored. The value in a capture register is compared to upper and lower limit values. If any capture value is determined to be outside the limits, then a digital flag signal is asserted onto the flag output terminal.
    Type: Grant
    Filed: May 30, 2017
    Date of Patent: October 17, 2017
    Assignee: Active-Semi, Inc.
    Inventors: John H. Carpenter, Jr., Brett E. Smith, Hiroshi Watanabe
  • Patent number: 9721742
    Abstract: A power loss protection integrated circuit includes a current switch circuit portion (eFuse) and an autonomous limit checking circuit. The limit checking circuit includes an input analog multiplexer, an ADC, a plurality of capture registers, a state machine, and a flag output terminal. For each capture register, the limit checking circuit further includes an associated lower limit register and an associated upper limit register. The state machine controls the multiplexer and the capture registers so the ADC digitizes voltages on various nodes to the monitored, and stores the results into corresponding capture registers. In integrated circuit has circuitry that allows both a high voltage as well as a high current to be monitored. The value in a capture register is compared to upper and lower limit values. If any capture value is determined to be outside the limits, then a digital flag signal is asserted onto the flag output terminal.
    Type: Grant
    Filed: July 1, 2016
    Date of Patent: August 1, 2017
    Assignee: Active-Semi, Inc.
    Inventors: John H. Carpenter, Jr., Brett E. Smith, Hiroshi Watanabe
  • Patent number: 9705402
    Abstract: A power loss protection integrated circuit includes a current switch circuit (eFuse), a VIN terminal, a VOUT terminal, a buck/boost controller, and a storage capacitor terminal STR. The controller is adapted to work: 1) as a boost to take a low voltage from the VOUT terminal and to output a larger charging voltage onto the STR terminal, or 2) as a buck to take a higher voltage from the STR terminal and to buck it down to a lower voltage required on the VOUT terminal. The current switch circuit outputs a digital undervoltage signal (UV) and a digital high current signal (HC). These signals are communicated on-chip to the controller. Asserting UV causes the converter to begin operating in the buck mode. Asserting HC prevents the converter from operating in the boost mode.
    Type: Grant
    Filed: July 1, 2016
    Date of Patent: July 11, 2017
    Assignee: Active-Semi, Inc.
    Inventors: John H. Carpenter, Jr., Brett E. Smith, Hiroshi Watanabe
  • Patent number: 8004248
    Abstract: Various systems and methods for battery charging are disclosed herein. As just one example, a battery charger is disclosed that includes a current feedback loop that has a pulse width modulated current control output, and a voltage feedback loop that has a pulse width modulated voltage control output. In addition, the battery charger includes a transition circuit with a digital phase/frequency detector. The digital phase/frequency detector is operable to detect a duty cycle difference between the pulse width modulated current control output and the pulse width modulated voltage control output. Further, the transition circuit is operable to transition between application of a substantially current charge control to a charging node to application of a substantially constant voltage to the charging node based at least in part on the difference in duty cycle.
    Type: Grant
    Filed: May 14, 2007
    Date of Patent: August 23, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Valerian Mayega, Percy E. Neyra, Brett E. Smith
  • Patent number: 7868599
    Abstract: In a method and system for sensing current in a switching regulator (SWR) operating in a current mode, a power switch is coupled to receive the current from a switching element, the power switch being controlled by a gate signal. An inrush of the current causes an initial transient spike (ITS). A buffer having a buffer input and a buffer output is coupled to receive the gate signal and provide a buffered gate signal. The buffer output is disabled during the ITS. A sense switch (SW) is coupled to receive a portion of the current from the switching element, the SW being turned on by the buffered gate signal after the initial transient spike. A sense resistor (SR) is coupled to receive the portion of the current from the SW. An amplifier converts the portion of the current through the SR to a voltage signal for controlling the SWR.
    Type: Grant
    Filed: November 26, 2007
    Date of Patent: January 11, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Md Abidur Rahman, Huijuan Li, Brett E. Smith, Zheng Li
  • Patent number: 7808127
    Abstract: The disclosed apparatus and systems are adapted to implement dynamic power control in order to condition and store, and/or immediately utilize, energy from one or more available power inputs, whether the inputs are constantly, regularly, or intermittently available, singly or in various combinations. Power control circuits according to the invention provide means for dynamically responding to input availability and output requirements in order to prioritize input energy selection, input signal conditioning, and output power delivery adapted to the application and operating environment.
    Type: Grant
    Filed: August 4, 2008
    Date of Patent: October 5, 2010
    Assignee: Triune IP LLC
    Inventors: Ross E. Teggatz, Wayne T. Chen, Brett E. Smith
  • Patent number: 7719245
    Abstract: Methods and apparatus for a self-tracking high-side pre-driver control are described. In an example, a method is described comprising charging a first terminal associated with a first capacitive element to a first voltage with respect to ground and a second terminal associated with a second capacitive element to a second voltage with respect to ground, changing the first voltage and the second voltage with respect to ground by changing a swing voltage, selecting one of the first voltage or the second voltage based on a first switched-mode power supply topology or a second switched-mode power supply topology and driving a transistor using the selected voltage.
    Type: Grant
    Filed: November 8, 2007
    Date of Patent: May 18, 2010
    Assignee: Texas Instruments Incorporated
    Inventors: Huijuan Li, Md Abidur Rahman, Brett E. Smith
  • Publication number: 20100026100
    Abstract: The disclosed apparatus and systems are adapted to implement dynamic power control in order to condition and store, and/or immediately utilize, energy from one or more available power inputs, whether the inputs are constantly, regularly, or intermittently available, singly or in various combinations. Power control circuits according to the invention provide means for dynamically responding to input availability and output requirements in order to prioritize input energy selection, input signal conditioning, and output power delivery adapted to the application and operating environment.
    Type: Application
    Filed: August 4, 2008
    Publication date: February 4, 2010
    Inventors: Ross E. Teggatz, Wayne T. Chen, Brett E. Smith
  • Publication number: 20090314677
    Abstract: The invention provides portable bags having integrated displays. Disclosed embodiments include apparatus and associated methods providing integrated electronic displays providing one or more illumination, audio, or radio frequency capabilities. Chemical displays include illumination and scent dispersal capabilities. Embodiments of bags with integrated displays also include electronic displays having at least one associated charging element for charging a charge storage element for powering the display.
    Type: Application
    Filed: November 1, 2008
    Publication date: December 24, 2009
    Inventors: Ross E. Teggatz, Wayne T. Chen, Brett E. Smith
  • Publication number: 20090134856
    Abstract: In a method and system for sensing current in a switching regulator (SWR) operating in a current mode, a power switch is coupled to receive the current from a switching element, the power switch being controlled by a gate signal. An inrush of the current causes an initial transient spike (ITS). A buffer having a buffer input and a buffer output is coupled to receive the gate signal and provide a buffered gate signal. The buffer output is disabled during the ITS. A sense switch (SW) is coupled to receive a portion of the current from the switching element, the SW being turned on by the buffered gate signal after the initial transient spike. A sense resistor (SR) is coupled to receive the portion of the current from the SW. An amplifier converts the portion of the current through the SR to a voltage signal for controlling the SWR.
    Type: Application
    Filed: November 26, 2007
    Publication date: May 28, 2009
    Applicant: Texas Instruments Incorporated
    Inventors: Abidur Rahman, Huijuan Li, Brett E. Smith, Zheng Li
  • Publication number: 20090121702
    Abstract: Methods and apparatus for a self-tracking high-side pre-driver control are described. In an example, a method is described comprising charging a first terminal associated with a first capacitive element to a first voltage with respect to ground and a second terminal associated with a second capacitive element to a second voltage with respect to ground, changing the first voltage and the second voltage with respect to ground by changing a swing voltage, selecting one of the first voltage or the second voltage based on a first switched-mode power supply topology or a second switched-mode power supply topology and driving a transistor using the selected voltage.
    Type: Application
    Filed: November 8, 2007
    Publication date: May 14, 2009
    Inventors: Huijuan Li, Md Abidur Rahman, Brett E. Smith
  • Publication number: 20070278994
    Abstract: Various systems and methods for battery charging are disclosed herein. As just one example, a battery charger is disclosed that includes a current feedback loop that has a pulse width modulated current control output, and a voltage feedback loop that has a pulse width modulated voltage control output. In addition, the battery charger includes a transition circuit with a digital phase/frequency detector. The digital phase/frequency detector is operable to detect a duty cycle difference between the pulse width modulated current control output and the pulse width modulated voltage control output. Further, the transition circuit is operable to transition between application of a substantially current charge control to a charging node to application of a substantially constant voltage to the charging node based at least in part on the difference in duty cycle.
    Type: Application
    Filed: May 14, 2007
    Publication date: December 6, 2007
    Applicant: Texas Instruments Incorporated
    Inventors: Valerian Mayega, Percy E. Neyra, Brett E. Smith
  • Patent number: 7236003
    Abstract: The H-bridge circuit with shoot through current prevention during power-up includes: a high side transistor; a low side transistor coupled in series with the high side transistor; pull down devices coupled to a control node of the high side transistor and to a control node of the low side transistor; and wherein the pull down devices are controlled by a pull down circuit including a Power On Reset circuit, monitoring the digital power supply such that the high side and low side transistors are OFF until the digital power supply has settled to a desired operating voltage.
    Type: Grant
    Filed: September 29, 2005
    Date of Patent: June 26, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Shanmuganand Chellamuthu, Brett E. Smith, Thomas A. Schmidt, Abidur Rahman
  • Patent number: 7035071
    Abstract: A switching regulator having a current limit with adaptive cycle skipping. A buck type switching regulator circuit is provided, including an energy storage component, such as an inductor or capacitor, and a switch for controllably providing an input current to the energy storage component. A control unit controls the on time and the off time of the switch by providing cyclically recurring control pulses to the switch that cause the switch to be on during the pulses and off otherwise. A current monitor circuit monitors a current corresponding to the input current applied to the energy storage component during the periodic control pulses. An overcurrent signal generator generates an overcurrent signal pulse upon detection of the monitored current at a level above a predetermined level corresponding to an overcurrent condition.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: April 25, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Kee Chee Tiew, Thomas A. Schmidt, Brett E. Smith, John C. Vogt, Abidur Rahman
  • Patent number: 6952120
    Abstract: The present invention provides a system (200) for controlling drive signal timing parameters of an output driver circuit (206). The present invention defines a driver circuit having an output interface (204), and a first transistor (222) coupled to a first voltage supply (230), a first control signal (232), and a first node (220). The circuit also has a first resistive element, coupled between the first node and a second node (234). A second resistive element (228) is coupled to ground. A second transistor (224) is coupled to the second node, to a second control signal (236), and the second resistive element. The circuit has a third transistor (244), coupled to the first and second nodes, and to a third node (240). A third resistive element (242) is coupled between the third node and the output interface. A fourth transistor (238) is coupled to the first and third nodes, and to the output interface.
    Type: Grant
    Filed: February 12, 2004
    Date of Patent: October 4, 2005
    Assignee: Texas Instruments Incorporated
    Inventors: MD Abidur Rahman, William E. Grose, Brett E. Smith
  • Patent number: 6719387
    Abstract: An improved inkjet print head driver. The driver includes a source of predrive charge for a first, drive transistor coupled by its source and drain between an output node and a power supply, and having its gate coupled to the source of predrive charge. A second transistor is provided, adapted to receive an input signal at its gate. A third, control transistor is coupled by its source and drain between the gate of the first transistor and the second transistor, the second transistor being coupled by its source and drain between the third transistor and ground. Optionally, a resistor is coupled in parallel with the third transistor, i.e., across the source and drain of the third transistor.
    Type: Grant
    Filed: July 22, 2002
    Date of Patent: April 13, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Md Abidur Rahman, Brett E. Smith