Patents by Inventor Brian J. Petryna

Brian J. Petryna has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7315556
    Abstract: A single coder/decoder shared among several multiprocessors in a digital signal processing system through time-division multiplexing between multiple processors to enhance signal processing capabilities by assigning different digital-to-analog channels to different processors for digital-to-analog conversion, while allowing all processors to operate on the same analog-to-digital data for analog-to-digital conversion, thereby resulting in chip area reduction and power consumption saving.
    Type: Grant
    Filed: July 31, 2000
    Date of Patent: January 1, 2008
    Assignee: Agere Systems Inc.
    Inventors: Zhigang Ma, Brian J. Petryna, Oceager P. Yee
  • Publication number: 20020031115
    Abstract: A system for, and method of, automatically initiating a telephone call over a computer network and a computer incorporating the system or the method. In one embodiment, the system includes: (1) an address interceptor, associated with a station of a circuit-switched telephone network, that receives calling number identification signals from the circuit-switched telephone network and extracts therefrom a destination address and (2) a network call initiator, coupled to the address interceptor and associated with a computer network terminal, that employs the destination address to initiate the telephone call via the computer network terminal.
    Type: Application
    Filed: August 28, 2001
    Publication date: March 14, 2002
    Inventor: Brian J. Petryna
  • Patent number: 6163183
    Abstract: A multifunction reset circuit including low power bandgap, a comparator, and an open drain buffer circuit--with the inclusion of four external components (three resistors and one capacitor) to provide undervoltage monitoring, power failure indicating, manual resetting and other reset control conditions to a single integrated circuit terminal, together with hysteresis tolerance.
    Type: Grant
    Filed: July 16, 1999
    Date of Patent: December 19, 2000
    Assignee: Lucent Technologies, Inc
    Inventors: Kouros Azimi, Zhigang Ma, Dale H. Nelson, Brian J. Petryna, Oceager P. Yee
  • Patent number: 6091627
    Abstract: A new memory cell design having differential and dedicated read and write ports is disclosed. The memory cell utilizes separate write and read bit lines. The read bit lines are pre-charged to a first level. A grounding transistor is provided between the circuitry containing the cell's contents and the read bit lines such that the contents of the cell are isolated from the read bit lines. The grounding transistor is activated and deactivated by the data within the cell. The activation and deactivation of the grounding transistor causes the pre-charged bit lines to be pulled-down to a second level or to remain at the first level to accurately reflect the contents of the cell. Since the circuitry containing the contents of the cell is isolated from the read bit lines, a read operation on the cell will not interfere with an in progress write operation and thus, destruction of the cell's contents is prevented. In addition, the isolation prevents bit line coupling.
    Type: Grant
    Filed: September 16, 1998
    Date of Patent: July 18, 2000
    Assignee: Lucent Technologies, Inc.
    Inventors: Wenzhe Luo, Brian J. Petryna