Patents by Inventor Brian J. Soderling

Brian J. Soderling has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230005799
    Abstract: Some embodiments include apparatuses and methods of fabricating the apparatuses. One of the apparatuses includes a substrate of a semiconductor die; a memory cell portion located over a first portion of the substrate; a conductive pad portion located over a second portion of the substrate and outside the memory cell portion; and a sensor circuit including a portion located over the second portion of the substrate and under the conductive pad portion. The conductive pad portion includes conductive pads. Each of the conductive pads is part of a respective electrical path coupled to a conductive contact of a base outside the substrate.
    Type: Application
    Filed: August 22, 2022
    Publication date: January 5, 2023
    Inventors: Chiara Cerafogli, Kenneth William Marr, Brian J. Soderling, Michael P. Violette, Joshua Daniel Tomayer, James Eric Davis
  • Patent number: 11424169
    Abstract: Some embodiments include apparatuses and methods of fabricating the apparatuses. One of the apparatuses includes a substrate of a semiconductor die; a memory cell portion located over a first portion of the substrate; a conductive pad portion located over a second portion of the substrate and outside the memory cell portion; and a sensor circuit including a portion located over the second portion of the substrate and under the conductive pad portion. The conductive pad portion includes conductive pads. Each of the conductive pads is part of a respective electrical path coupled to a conductive contact of a base outside the substrate.
    Type: Grant
    Filed: August 8, 2019
    Date of Patent: August 23, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Chiara Cerafogli, Kenneth William Marr, Brian J. Soderling, Michael P. Violette, Joshua Daniel Tomayer, James E. Davis
  • Publication number: 20210043525
    Abstract: Some embodiments include apparatuses and methods of fabricating the apparatuses. One of the apparatuses includes a substrate of a semiconductor die; a memory cell portion located over a first portion of the substrate; a conductive pad portion located over a second portion of the substrate and outside the memory cell portion; and a sensor circuit including a portion located over the second portion of the substrate and under the conductive pad portion. The conductive pad portion includes conductive pads. Each of the conductive pads is part of a respective electrical path coupled to a conductive contact of a base outside the substrate.
    Type: Application
    Filed: August 8, 2019
    Publication date: February 11, 2021
    Inventors: Chiara Cerafogli, Kenneth William Marr, Brian J. Soderling, Michael P. Violette, Joshua Daniel Tomayer, James E. Davis
  • Patent number: 8767467
    Abstract: Memory devices and methods are disclosed, including a method involving erasing a block of memory cells. After erasing the block, and before subsequent programming of the block, a number of bad strings in the block are determined based on charge accumulation on select gate transistors. The block is retired from use if the number of bad strings exceeds a threshold. Additional embodiments are disclosed.
    Type: Grant
    Filed: August 19, 2013
    Date of Patent: July 1, 2014
    Assignee: Micron Technology, Inc.
    Inventors: Krishna K. Parat, Akira Goda, Koichi Kawal, Brian J. Soderling, Jeremy Binfet, Arnaud A. Furnemont, Tejas Krishnamohan, Tyson M. Stichka, Giuseppina Puzzilli
  • Publication number: 20130332769
    Abstract: Memory devices and methods are disclosed, including a method involving erasing a block of memory cells. After erasing the block, and before subsequent programming of the block, a number of bad strings in the block are determined based on charge accumulation on select gate transistors. The block is retired from use if the number of bad strings exceeds a threshold. Additional embodiments are disclosed.
    Type: Application
    Filed: August 19, 2013
    Publication date: December 12, 2013
    Applicant: Micron Technology, Inc.
    Inventors: Krishna K. Parat, Akira Goda, Koichi Kawai, Brian J. Soderling, Jeremy Binfet, Arnaud A. Furnemont, Tejas Krishnamohan, Tyson M. Stichka, Giuseppina Puzzilli
  • Patent number: 8514624
    Abstract: Memory devices and methods are disclosed, including a method involving erasing a block of memory cells. After erasing the block, and before subsequent programming of the block, a number of bad strings in the block are determined based on charge accumulation on select gate transistors. The block is retired from use if the number of bad strings exceeds a threshold. Additional embodiments are disclosed.
    Type: Grant
    Filed: June 21, 2011
    Date of Patent: August 20, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Krishna K. Parat, Akira Goda, Koichi Kawai, Brian J. Soderling, Jeremy Binfet, Arnaud A. Furnemont, Tejas Krishnamohan, Tyson M. Stichka, Giuseppina Puzzilli
  • Publication number: 20120327713
    Abstract: Memory devices and methods are disclosed, including a method involving erasing a block of memory cells. After erasing the block, and before subsequent programming of the block, a number of bad strings in the block are determined based on charge accumulation on select gate transistors. The block is retired from use if the number of bad strings exceeds a threshold. Additional embodiments are disclosed.
    Type: Application
    Filed: June 21, 2011
    Publication date: December 27, 2012
    Applicant: Micron Technology, Inc.
    Inventors: Krishna K. Parat, Akira Goda, Koichi Kawai, Brian J. Soderling, Jeremy Binfet, Arnaud A. Furnemont, Tejas Krishnamohan, Tyson M. Stichka, Giuseppina Puzzilli