Patents by Inventor Brian Trentman

Brian Trentman has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060228904
    Abstract: A method for protecting exposed silicon from attack by phosphoric acid during wet etching and stripping processes is provided. According to various embodiments of the method, a thick chemical oxide layer can be formed on the exposed silicon to protect the exposed portion from etching by phosphoric acid. The method can include exposing the silicon to at least one of a hot ozonated sulfuric acid and a hot peroxide sulfuric acid to form the thick chemical oxide.
    Type: Application
    Filed: April 7, 2005
    Publication date: October 12, 2006
    Inventors: Deborah Riley, Brian Trentman, Brian Kirkpatrick
  • Publication number: 20050247994
    Abstract: Disclosed is a shallow trench isolation (STI) structure and methods of manufacturing the same. The methods eliminate the requirement for design size adjustments (DSA) in manufacturing the STI structure. Further disclosed is an STI trench liner and methods for the formation thereof by growing a thin oxide layer on shallow isolation trench surfaces while preventing oxide formation on adjacent nitride surfaces, followed by the deposition of, and oxide growth upon, a polysilicon layer.
    Type: Application
    Filed: July 11, 2005
    Publication date: November 10, 2005
    Inventors: Freidoon Mehrad, Zhihao Chen, Shashank Ekbote, Brian Trentman
  • Patent number: 6930018
    Abstract: Disclosed is a shallow trench isolation (STI) structure and methods of manufacturing the same. The methods eliminate the requirement for design size adjustments (DSA) in manufacturing the STI structure. Further disclosed is an STI trench liner and methods for the formation thereof by growing a thin oxide layer on shallow isolation trench surfaces while preventing oxide formation on adjacent nitride surfaces, followed by the deposition of, and oxide growth upon, a polysilicon layer.
    Type: Grant
    Filed: July 16, 2002
    Date of Patent: August 16, 2005
    Assignee: Texas Instruments Incorporated
    Inventors: Freidoon Mehrad, Zhihao Chen, Shashank S. Ekbote, Brian Trentman
  • Publication number: 20050101101
    Abstract: In one embodiment, a method for forming a semiconductor structure in manufacturing a semiconductor device includes providing a pad layer on a surface of a substrate, providing a nitride layer on the pad layer, and providing a sacrificial oxide layer on the nitride layer. In a first etching step, at least the sacrificial oxide and nitride layers are etched to define opposing substantially vertical surfaces of at least the sacrificial oxide and nitride layers. In a second etching step, the nitride layer is etched such that the opposing substantially vertical surfaces of the nitride layer are recessed from the opposing substantially vertical surfaces of the sacrificial oxide layer, the sacrificial oxide layer substantially preventing the nitride layer from decreasing in thickness as a result of the etching of the nitride layer. In a third etching step, the substrate is etched to form a trench extending into the substrate for purposes of defining one or more isolation regions adjacent the trench.
    Type: Application
    Filed: November 6, 2003
    Publication date: May 12, 2005
    Inventors: Juanita DeLoach, Freidoon Mehrad, Brian Trentman, Troy Yocum
  • Publication number: 20050090115
    Abstract: The present invention provides a process of manufacturing a semiconductor device that comprises a process of manufacturing a semiconductor device that includes plasma etching 250 through a patterned hardmask layer 210 located over a semiconductor substrate 225 wherein the plasma etching forms a modified layer 210a on the hardmask layer 210, and removing at least a substantial portion of the modified layer 210a by exposing the modified layer 210a to a post plasma clean process.
    Type: Application
    Filed: October 24, 2003
    Publication date: April 28, 2005
    Applicant: Texas Instruments Incorporated
    Inventors: Brian Kirkpatrick, Clint Montgomery, Brian Trentman, Randall Pak
  • Publication number: 20040014291
    Abstract: Disclosed is a shallow trench isolation (STI) structure and methods of manufacturing the same. The methods eliminate the requirement for design size adjustments (DSA) in manufacturing the STI structure. Further disclosed is an STI trench liner and methods for the formation thereof by growing a thin oxide layer on shallow isolation trench surfaces while preventing oxide formation on adjacent nitride surfaces, followed by the deposition of, and oxide growth upon, a polysilicon layer.
    Type: Application
    Filed: July 16, 2002
    Publication date: January 22, 2004
    Inventors: Freidoon Mehrad, Zhihao Chen, Shashank S. Ekbote, Brian Trentman