Patents by Inventor Bryan C. Carson

Bryan C. Carson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6921318
    Abstract: A method and apparatus for removing layers from a circuit side of a semiconductor die includes the use of a holder, for example a semiconductor wafer having an opening therein for receiving the semiconductor die. Additionally the holder can include one or more layers thereover which are removed at a similar rate as those layers which comprise the semiconductor die. A die is placed into the opening and a circuit side of the die is aligned with a front side of the holder, for example using a generally planar surface, and is secured to the holder with an adhesive material. Using a holder reduces uneven layer removal which is known to occur in conventional processing, for example excessive removal at the edges of the die. A potting jig which aids in aligning and securing the die to the holder is also described.
    Type: Grant
    Filed: June 19, 2001
    Date of Patent: July 26, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Bryan C. Carson, Scott E. Moore
  • Patent number: 6784043
    Abstract: An integrated circuit includes a first conductive layer, an insulator layer disposed on the first conductive layer, and a second conductive layer disposed on the insulator layer. A first fuse is disposed in the first conductive layer and provides a first signal, and a second fuse is disposed in the second conductive layer in alignment with the first fuse and provides a second signal.
    Type: Grant
    Filed: February 14, 2003
    Date of Patent: August 31, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Bryan C. Carson, Mark L. Hadzor, Lucien J. Bissey
  • Patent number: 6642084
    Abstract: An integrated circuit includes a first conductive layer, an insulator layer disposed on the first conductive layer, and a second conductive layer disposed on the insulator layer. A first fuse is disposed in the first conductive layer and provides a first signal, and a second fuse is disposed in the second conductive layer in alignment with the first fuse and provides a second signal.
    Type: Grant
    Filed: April 19, 2002
    Date of Patent: November 4, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Bryan C. Carson, Mark L. Hadzor, Lucien J. Bissey
  • Publication number: 20030128615
    Abstract: An integrated circuit includes a first conductive layer, an insulator layer disposed on the first conductive layer, and a second conductive layer disposed on the insulator layer. A first fuse is disposed in the first conductive layer and provides a first signal, and a second fuse is disposed in the second conductive layer in alignment with the first fuse and provides a second signal.
    Type: Application
    Filed: February 14, 2003
    Publication date: July 10, 2003
    Applicant: Micron Technology, Inc.
    Inventors: Bryan C. Carson, Mark L. Hadzor, Lucien J. Bissey
  • Patent number: 6522595
    Abstract: An integrated circuit includes a first conductive layer, an insulator layer disposed on the first conductive layer, and a second conductive layer disposed on the insulator layer. A first fuse is disposed in the first conductive layer and provides a first signal, and a second fuse is disposed in the second conductive layer in alignment with the first fuse and provides a second signal.
    Type: Grant
    Filed: January 5, 2001
    Date of Patent: February 18, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Bryan C. Carson, Mark L. Hadzor, Lucien J. Bissey
  • Publication number: 20020122342
    Abstract: An integrated circuit includes a first conductive layer, an insulator layer disposed on the first conductive layer, and a second conductive layer disposed on the insulator layer. A first fuse is disposed in the first conductive layer and provides a first signal, and a second fuse is disposed in the second conductive layer in alignment with the first fuse and provides a second signal.
    Type: Application
    Filed: April 19, 2002
    Publication date: September 5, 2002
    Applicant: Micron Technology, Inc.
    Inventors: Bryan C. Carson, Mark L. Hadzor, Lucien J. Bissey
  • Publication number: 20010037863
    Abstract: A method and apparatus for removing layers from a circuit side of a semiconductor die includes the use of a holder, for example a semiconductor wafer having an opening therein for receiving the semiconductor die. Additionally the holder can include one or more layers thereover which are removed at a similar rate as those layers which comprise the semiconductor die. A die is placed into the opening and a circuit side of the die is aligned with a front side of the holder, for example using a generally planar surface, and is secured to the holder with an adhesive material. Using a holder reduces uneven layer removal which is known to occur in conventional processing, for example excessive removal at the edges of the die. A potting jig which aids in aligning and securing the die to the holder is also described.
    Type: Application
    Filed: June 19, 2001
    Publication date: November 8, 2001
    Inventors: Bryan C. Carson, Scott E. Moore
  • Patent number: 6248001
    Abstract: A method and apparatus for removing layers from a circuit side of a semiconductor die includes the use of a holder, for example a semiconductor wafer having an opening therein for receiving the semiconductor die. Additionally the holder can include one or more layers thereover which are removed at a similar rate as those layers which comprise the semiconductor die. A die is placed into the opening and a circuit side of the die is aligned with a front side of the holder, for example using a generally planar surface, and is secured to the holder with an adhesive material. Using a holder reduces uneven layer removal which is known to occur in conventional processing, for example excessive removal at the edges of the die. A potting jig which aids in aligning and securing the die to the holder is also described.
    Type: Grant
    Filed: August 6, 1999
    Date of Patent: June 19, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Bryan C. Carson, Scott E. Moore
  • Patent number: 6235622
    Abstract: Methods of processing semiconductor circuits are disclosed. In one embodiment, a method of processing a semiconductor circuit includes isolating a conductive region of the semiconductor circuit from a substrate region of the semiconductor circuit while forming the semiconductor circuit, and connecting the conductive region to the substrate region after the forming of the semiconductor circuit is completed. In alternate embodiments, the isolating and connecting of the conductive and substrate regions may include de-activating and activating a transistor, respectively.
    Type: Grant
    Filed: August 24, 1999
    Date of Patent: May 22, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Lucien J. Bissey, Bryan C. Carson, Gordon D. Roberts
  • Publication number: 20010000992
    Abstract: An integrated circuit includes a first conductive layer, an insulator layer disposed on the first conductive layer, and a second conductive layer disposed on the insulator layer. A first fuse is disposed in the first conductive layer and provides a first signal, and a second fuse is disposed in the second conductive layer in alignment with the first fuse and provides a second signal.
    Type: Application
    Filed: January 5, 2001
    Publication date: May 10, 2001
    Applicant: Micron Technology, Inc.
    Inventors: Bryan C. Carson, Mark L. Hadzor, Lucien J. Bissey
  • Patent number: 6172929
    Abstract: An integrated circuit includes a first conductive layer, an insulator layer disposed on the first conductive layer, and a second conductive layer disposed on the insulator layer. A first fuse is disposed in the first conductive layer and provides a first signal, and a second fuse is disposed in the second conductive layer in alignment with the first fuse and provides a second signal.
    Type: Grant
    Filed: June 25, 1999
    Date of Patent: January 9, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Bryan C. Carson, Mark L. Hadzor, Lucien J. Bissey
  • Patent number: 6137119
    Abstract: An integrated circuit includes an enable terminal, a semiconductor substrate, a conductive region, and a transistor. A substrate region is disposed within the substrate, and the conductive region is electrically isolated from both the substrate and the substrate region. The transistor includes a first terminal that is coupled to the substrate region, a second terminal that is coupled to the conductive region, and a control terminal that is coupled to the enable terminal.
    Type: Grant
    Filed: February 27, 1998
    Date of Patent: October 24, 2000
    Assignee: Micron Technology, Inc.
    Inventors: Lucien J. Bissey, Bryan C. Carson, Gordon D. Roberts