Patents by Inventor Bryon G. Conley

Bryon G. Conley has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5712578
    Abstract: A programmable logic array architecture having improved clock signal to output timing includes a logical AND plane and a logical OR plane. The logical AND plane generates a plurality of intermediary outputs responsive to the plurality of inputs. The logical OR plane then generates a plurality of outputs responsive to the plurality of intermediary outputs. The logical AND plane includes a plurality of semiconductors interconnected in a Type I dynamic logic configuration, and the logical OR plane includes a second plurality of semiconductors interconnected in a Type II dynamic logic configuration.
    Type: Grant
    Filed: December 27, 1995
    Date of Patent: January 27, 1998
    Assignee: Intel Corporation
    Inventor: Bryon G. Conley
  • Patent number: 5635862
    Abstract: A high-speed block id encoder circuit using dynamic logic includes a plurality of input signal lines received from a memory array and a plurality of output signal lines. A first portion of the encoder circuit pre-charges the plurality of output signal lines to a first state. A plurality of transistors coupled together in a single level receives the input signals and discharges the appropriate output signal lines to a second state based on the input signals. The signals produced on the output lines provide an encoded output identifying which one of the plurality of input signal lines is asserted.
    Type: Grant
    Filed: December 29, 1995
    Date of Patent: June 3, 1997
    Assignee: Intel Corporation
    Inventors: Jeffrey M. Abramson, Bryon G. Conley, Borislav Agapiev