Patents by Inventor Burton J. Carpenter

Burton J. Carpenter has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10325876
    Abstract: The present disclosure provides embodiments of package devices and methods for making package devices for a semiconductor die. One embodiment includes a die mounting structure having a finished bond pad that includes a copper bond pad and a cobalt-containing layer over a top surface of the copper bond pad, and a wire bond structure that is bonded to a top surface of the cobalt-containing layer of the finished bond pad, where cobalt-containing material of the cobalt-containing layer is located between a bottom surface of the wire bond structure and the top surface of the copper bond pad such that the cobalt-containing material is present under a center portion of the wire bond structure.
    Type: Grant
    Filed: June 25, 2014
    Date of Patent: June 18, 2019
    Assignee: NXP USA, Inc.
    Inventors: Varughese Mathew, Burton J. Carpenter, Leo M. Higgins, III, Chu-Chung Lee, Tu-Anh N. Tran
  • Patent number: 9437459
    Abstract: An electronic component package that includes a package substrate having an aluminum bond pad formed from an aluminum clad copper structure. The aluminum clad copper structure is attached to a dielectric layer. An electronic component is attached to the substrate and includes a conductive structure electrically coupled to the aluminum bond pad. The aluminum bond pad, the electronic component, and at least a portion of the substrate are encapsulated with an encapsulant.
    Type: Grant
    Filed: May 1, 2014
    Date of Patent: September 6, 2016
    Assignee: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Burton J. Carpenter, Chu-Chung Lee, Tu-Anh N. Tran
  • Patent number: 9368470
    Abstract: A semiconductor device includes a bond formed on a bond pad. The bond is formed of a wire that includes a central core of conductive metal, a first coating over the central core of conductive metal that is more chemically active than the conductive metal, and a second coating over the central core of conductive metal that is less chemically active than the central core of conductive metal.
    Type: Grant
    Filed: October 31, 2014
    Date of Patent: June 14, 2016
    Assignee: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Chu-Chung Lee, Burton J. Carpenter, Tu-Anh N. Tran
  • Publication number: 20160126208
    Abstract: A semiconductor device includes a bond formed on a bond pad. The bond is formed of a wire that includes a central core of conductive metal, a first coating over the central core of conductive metal that is more chemically active than the conductive metal, and a second coating over the central core of conductive metal that is less chemically active than the central core of conductive metal.
    Type: Application
    Filed: October 31, 2014
    Publication date: May 5, 2016
    Inventors: CHU-CHUNG LEE, BURTON J. CARPENTER, TU-ANH N. TRAN
  • Patent number: 9324675
    Abstract: A semiconductor structure includes a bond pad and a wire bond coupled to the bond pad. The wire bond includes a bond in contact with the bond pad. The wire bond includes a coating on a surface of the wire bond, and a first exposed portion of the wire bond in a selected location. The wire bond is devoid of the coating over the selected location of the wire bond, and an area of the first exposed portion is at least one square micron.
    Type: Grant
    Filed: April 25, 2014
    Date of Patent: April 26, 2016
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Burton J. Carpenter, Chu-Chung Lee, Tu-Anh N. Tran
  • Publication number: 20160064316
    Abstract: A packaged semiconductor device having a package substrate that includes a plurality of electrical contacts on a first major surface and a die positioned on a second major surface. Each of the plurality of electrical contacts includes a perimeter portion. A first subset of the electrical contacts have more than fifty percent of the perimeter portion bounded by a solder mask. A second subset of the electrical contacts have less than fifty percent of the perimeter portion bounded by a solder mask. The die is positioned over only the first subset of the electrical contacts.
    Type: Application
    Filed: August 29, 2014
    Publication date: March 3, 2016
    Inventors: Burton J. Carpenter, Thomas H. Koschmieder
  • Publication number: 20150380376
    Abstract: The present disclosure provides embodiments of package devices and methods for making package devices for a semiconductor die. One embodiment includes a die mounting structure having a finished bond pad that includes a copper bond pad and a cobalt-containing layer over a top surface of the copper bond pad, and a wire bond structure that is bonded to a top surface of the cobalt-containing layer of the finished bond pad, where cobalt-containing material of the cobalt-containing layer is located between a bottom surface of the wire bond structure and the top surface of the copper bond pad such that the cobalt-containing material is present under a center portion of the wire bond structure.
    Type: Application
    Filed: June 25, 2014
    Publication date: December 31, 2015
    Inventors: VARUGHESE MATHEW, Burton J. Carpenter, Leo M. Higgins, III, Chu-Chung Lee, Tu-Anh N. Tran
  • Publication number: 20150318240
    Abstract: An electronic component package that includes a package substrate having an aluminum bond pad formed from an aluminum clad copper structure. The aluminum clad copper structure is attached to a dielectric layer. An electronic component is attached to the substrate and includes a conductive structure electrically coupled to the aluminum bond pad. The aluminum bond pad, the electronic component, and at least a portion of the substrate are encapsulated with an encapsulant.
    Type: Application
    Filed: May 1, 2014
    Publication date: November 5, 2015
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: BURTON J. CARPENTER, Chu-Chung Lee, Tu-Anh N. Tran
  • Publication number: 20150311173
    Abstract: A semiconductor structure includes a bond pad and a wire bond coupled to the bond pad. The wire bond includes a bond in contact with the bond pad. The wire bond includes a coating on a surface of the wire bond, and a first exposed portion of the wire bond in a selected location. The wire bond is devoid of the coating over the selected location of the wire bond, and an area of the first exposed portion is at least one square micron.
    Type: Application
    Filed: April 25, 2014
    Publication date: October 29, 2015
    Inventors: BURTON J. CARPENTER, CHU-CHUNG LEE, TU-ANH N. TRAN
  • Publication number: 20150303169
    Abstract: A method for forming a semiconductor device includes forming a first ball bond on a first contact pad, in which the first ball bond has a first wire segment of a bonding wire extending from the ball bond; forming a mid-span ball in the first wire segment at a first distance from the ball bond; and after the forming the mid-span ball, attaching the mid-span ball to a second contact pad to form a second ball bond.
    Type: Application
    Filed: April 17, 2014
    Publication date: October 22, 2015
    Inventors: Tu-Anh N. Tran, Yin Kheng Au, Burton J. Carpenter, Chu-Chung Lee
  • Patent number: 9111878
    Abstract: A method includes providing an integrated circuit (IC) die assembly that includes a substrate and an IC die mounted on a portion of a major surface of the substrate, dispensing an interface material on the IC die, positioning a portion of a heat spreader in contact with the interface material, and dispensing an adhesive between one side of the heat spreader facing the IC die assembly and exposed portions of a major surface of an encapsulant on the substrate.
    Type: Grant
    Filed: January 31, 2013
    Date of Patent: August 18, 2015
    Assignee: FREESCALE SEMICONDUCTOR, INC
    Inventors: Leo M. Higgins, III, Burton J. Carpenter
  • Patent number: 9111937
    Abstract: Semiconductor devices with multilayer flex interconnect structures. In some embodiments, a semiconductor device may include a semiconductor chip coupled to a planar substrate and a multilayer flex interconnect structure coupled to the semiconductor chip, the multilayer flex interconnect structure including at least: a first conductive layer, a second conductive layer, and a dielectric layer disposed between the first and second conductive layers. The semiconductor device may also include another semiconductor chip coupled to the planar substrate and placed in a side-by-side configuration with respect to the semiconductor chip, where the multilayer flex interconnect structure provides electrical connections between at least two terminals of the semiconductor chip and at least two terminals of the other semiconductor chip.
    Type: Grant
    Filed: May 28, 2013
    Date of Patent: August 18, 2015
    Assignee: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Burton J. Carpenter, Jr., Twila J. Eichman
  • Patent number: 9059144
    Abstract: A method for forming a molded die assembly includes attaching a first major surface of a semiconductor die onto a package substrate; attaching a heat spreader to a second major surface of the semiconductor die, wherein the second major surface is opposite the first major surface, and wherein the semiconductor die, package substrate, and heat spreader form a die assembly; conforming a die release film to a transfer mold; closing the transfer mold around the die assembly such that the die release film is compressed against the heat spreader and a cavity is formed around the die assembly; transferring a thermoset material into the cavity; and releasing the die assembly from the die release film and the transfer mold.
    Type: Grant
    Filed: February 23, 2012
    Date of Patent: June 16, 2015
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Leo M. Higgins, III, Burton J. Carpenter, Glenn G. Daves
  • Publication number: 20150118791
    Abstract: A method of making a package substrate having a copper bond pad and a location for receiving a semiconductor die having a remnant of one of a group consisting of HEDP and an HEDP derivative on a top surface of the copper bond pad. The semiconductor die is attached to the substrate. A wirebond connection is attached between the remnant and the semiconductor die.
    Type: Application
    Filed: October 31, 2013
    Publication date: April 30, 2015
    Inventors: Varughese Mathew, Burton J. Carpenter, Leo M. Higgins, III
  • Patent number: 9012263
    Abstract: A method of making a package substrate having a copper bond pad and a location for receiving a semiconductor die having a remnant of one of a group consisting of HEDP and an HEDP derivative on a top surface of the copper bond pad. The semiconductor die is attached to the substrate. A wirebond connection is attached between the remnant and the semiconductor die.
    Type: Grant
    Filed: October 31, 2013
    Date of Patent: April 21, 2015
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Varughese Mathew, Burton J. Carpenter, Leo M. Higgins, III
  • Publication number: 20140374891
    Abstract: A semiconductor device includes a die pad and a semiconductor die having a mounting surface attached to the die pad and an opposite, active surface with die external terminals. The device has package external connectors, each having a bond region selectively electrically coupled to the die external terminals with a bond wire. A heat spreader has a first region that encloses an inner recessed region. A thermally conductive sheet is sandwiched between the inner recessed region of the heat spreader and the active surface of the die. At least the die, die external terminals, and the bond region are covered with an encapsulant.
    Type: Application
    Filed: June 24, 2013
    Publication date: December 25, 2014
    Inventors: Boon Yew Low, Burton J. Carpenter, Navas Khan Oratti Kalandar
  • Publication number: 20140367859
    Abstract: Tin-based wirebond structures and wirebonds formed thereon. In some embodiments, an electronic package includes a semiconductor die located over a substrate and a wire configured to couple a terminal of the semiconductor die to a bond pad on the substrate. A wire bond between the wire and the bond pad may include an amount of tin originated from a layer of tin alloy formed on the bond pad. In other embodiments, a wirebond structure may include a conductive layer and a layer of tin alloy located over a portion of the conductive layer. The layer of tin alloy may provide a wirebonding contact surface configured to receive a bond wire.
    Type: Application
    Filed: June 16, 2014
    Publication date: December 18, 2014
    Inventors: Burton J. Carpenter, Leo M. Higgins, III, Varughese Mathew, Tu-Anh N. Tran, Nhat D. Vo
  • Publication number: 20140353830
    Abstract: Semiconductor devices with multilayer flex interconnect structures. In some embodiments, a semiconductor device may include a semiconductor chip coupled to a planar substrate and a multilayer flex interconnect structure coupled to the semiconductor chip, the multilayer flex interconnect structure including at least: a first conductive layer, a second conductive layer, and a dielectric layer disposed between the first and second conductive layers. The semiconductor device may also include another semiconductor chip coupled to the planar substrate and placed in a side-by-side configuration with respect to the semiconductor chip, where the multilayer flex interconnect structure provides electrical connections between at least two terminals of the semiconductor chip and at least two terminals of the other semiconductor chip.
    Type: Application
    Filed: May 28, 2013
    Publication date: December 4, 2014
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Burton J. Carpenter, Jr., Twila J. Eichman
  • Patent number: 8802508
    Abstract: Forming a packaged semiconductor device includes placing a semiconductor die attached to a carrier into a mold cavity having an injection port, wherein the semiconductor die has an encapsulant exclusion region on a top surface of the semiconductor die within an outer perimeter of the top surface; and flowing an encapsulant over the semiconductor die and carrier from the injection port, wherein the encapsulant flows around the encapsulant exclusion region to surround the encapsulant exclusion region without covering the encapsulant exclusion region. The encapsulant exclusion region has a first length corresponding to a single longest distance across the encapsulant exclusion region, wherein the first length is aligned, within 30 degrees, to a line defined by a shortest distance between an entry point of the injection port into the mold cavity and an outer perimeter of the encapsulant exclusion region.
    Type: Grant
    Filed: November 29, 2012
    Date of Patent: August 12, 2014
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Burton J. Carpenter, Boon Yew Low, Shufeng Zhao
  • Publication number: 20140213018
    Abstract: A method includes providing an integrated circuit (IC) die assembly that includes a substrate and an IC die mounted on a portion of a major surface of the substrate, dispensing an interface material on the IC die, positioning a portion of a heat spreader in contact with the interface material, and dispensing an adhesive between one side of the heat spreader facing the IC die assembly and exposed portions of a major surface of an encapsulant on the substrate.
    Type: Application
    Filed: January 31, 2013
    Publication date: July 31, 2014
    Inventors: Leo M. Higgins III, Burton J. Carpenter