Patents by Inventor Byong-ju Kim
Byong-ju Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240357824Abstract: There is provided a semiconductor memory device having improved reliability. The semiconductor memory device includes a cell substrate, a mold stack including mold insulating layers and gate electrodes, which are alternately stacked on the cell substrate, a semiconductor layer extended in a vertical direction crossing an upper surface of the cell substrate to pass through the mold stack, a blocking insulating pattern between the semiconductor layer and each of the gate electrodes, a charge storage layer including a charge trap portion between the semiconductor layer and the blocking insulating pattern and a first charge blocking portion between the semiconductor layer and each of the mold insulating layers, and a tunnel insulating layer between the semiconductor layer and the charge storage layer, wherein an oxygen concentration of the first charge blocking portion is higher than that of the charge trap portion.Type: ApplicationFiled: December 1, 2023Publication date: October 24, 2024Applicant: Samsung Electronics Co., Ltd.Inventors: Byong Ju KIM, Dong Sung CHOI, Won Jun PARK, Dong Hwa LEE, Jae Min JUNG, Chang Heon CHEON
-
Patent number: 11171287Abstract: A variable resistance memory device may include a memory unit including a first electrode disposed on a substrate, a variable resistance pattern disposed on the first electrode and a second electrode disposed on the variable resistance pattern, a selection pattern disposed on the memory unit, and a capping structure covering a sidewall of the selection pattern. The capping structure may include a first capping pattern and a second capping pattern sequentially stacked on at least one sidewall of the selection pattern. The first capping pattern may be silicon pattern, and the second capping pattern may include a nitride.Type: GrantFiled: March 27, 2019Date of Patent: November 9, 2021Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Jong-Uk Kim, Young-Min Ko, Byong-Ju Kim, Kwang-Min Park, Jeong-Hee Park, Dong-Sung Choi
-
Publication number: 20200066981Abstract: A variable resistance memory device may include a memory unit including a first electrode disposed on a substrate, a variable resistance pattern disposed on the first electrode and a second electrode disposed on the variable resistance pattern, a selection pattern disposed on the memory unit, and a capping structure covering a sidewall of the selection pattern. The capping structure may include a first capping pattern and a second capping pattern sequentially stacked on at least one sidewall of the selection pattern. The first capping pattern may be silicon pattern, and the second capping pattern may include a nitride.Type: ApplicationFiled: March 27, 2019Publication date: February 27, 2020Inventors: JONG-UK KIM, Young-Min KO, Byong-Ju KIM, Kwang-Min PARK, Jeong-Hee PARK, Dong-Sung CHOI
-
Patent number: 9129857Abstract: According to example embodiments, a semiconductor device includes horizontal patterns stacked on a substrate. The horizontal patterns define an opening through the horizontal patterns. A first core pattern is in the opening. A second core pattern is in the opening on the first core pattern. A first active pattern is between the first core pattern and the horizontal patterns. A second active pattern containing a first element is between the second core pattern and the horizontal patterns. The second active pattern contains the first element at a higher concentration than a concentration of the first element in the second core pattern.Type: GrantFiled: July 27, 2012Date of Patent: September 8, 2015Assignee: Samsung Electronics Co., Ltd.Inventors: Bi-O Kim, Byong-Ju Kim, Jung-Geun Jee, Jin-Gyun Kim, Jae-Young Ahn, Ki-Hyun Hwang
-
Patent number: 8440527Abstract: A memory device and a method of fabricating the same are provided. The memory device includes a tunneling dielectric layer on a substrate, a charge storage layer on the tunneling dielectric layer, a blocking dielectric layer on the charge storage layer, the blocking dielectric layer including a first dielectric layer having silicon oxide, a second dielectric layer on the first dielectric layer and having aluminum silicate, and a third dielectric layer formed on the second dielectric layer and having aluminum oxide, and an upper electrode on the blocking dielectric layer.Type: GrantFiled: March 5, 2010Date of Patent: May 14, 2013Assignee: Samsung Electronics Co., Ltd.Inventors: Dong-Chul Yoo, Eun-Ha Lee, Hyung-Ik Lee, Ki-Hyun Hwang, Sung Heo, Han-Mei Choi, Yong-Koo Kyoung, Byong-Ju Kim
-
Patent number: 8410542Abstract: Nonvolatile memory devices include a tunnel insulating layer on a substrate and a charge storing layer on the tunnel insulating layer. A charge transfer blocking layer is provided on the charge storing layer. The charge transfer blocking layer is formed as a composite of multiple layers, which include a first oxide layer having a thickness of about 1 ? to about 10 ?. This first oxide layer is formed directly on the charge storing layer. The charge transfer blocking layer includes a first dielectric layer on the first oxide layer. The charge transfer blocking layer also includes a second oxide layer on the first dielectric layer and a second dielectric layer on the second oxide layer. The first and second dielectric layers have a higher dielectric constant relative to the first and second oxide layers, respectively. The memory cell includes an electrically conductive electrode on the charge transfer blocking layer.Type: GrantFiled: November 2, 2010Date of Patent: April 2, 2013Assignee: Samsung Electronics Co., Ltd.Inventors: Dong-Chul Yoo, Byong-Ju Kim, Han-Mei Choi, Ki-Hyun Hwang
-
Publication number: 20130032878Abstract: According to example embodiments, a semiconductor device includes horizontal patterns stacked on a substrate. The horizontal patterns define an opening through the horizontal patterns. A first core pattern is in the opening. A second core pattern is in the opening on the first core pattern. A first active pattern is between the first core pattern and the horizontal patterns. A second active pattern containing a first element is between the second core pattern and the horizontal patterns. The second active pattern contains the first element at a higher concentration than a concentration of the first element in the second core pattern.Type: ApplicationFiled: July 27, 2012Publication date: February 7, 2013Inventors: Bi-O Kim, Byong-Ju Kim, Jung-Geun Jee, Jin-Gyun Kim, Jae-Young Ahn, Ki-Hyun Hwang
-
Patent number: 8294198Abstract: A semiconductor integrated circuit device is provided. The semiconductor integrated circuit device includes a plurality of isolation regions which are formed within a semiconductor substrate and define active regions. A tunnel layer and a trap seed layer are formed in each of the active regions and are sequentially stacked between the isolation regions. A trap layer is formed on the trap seed layer and protrudes further than a top surface of each of the isolation regions. A blocking layer is formed on the trap layer. A gate electrode is formed on the blocking layer.Type: GrantFiled: February 11, 2010Date of Patent: October 23, 2012Assignee: Samsung Electronics Co., Ltd.Inventors: Dong-Chul Yoo, Eun-Ha Lee, Byong-Ju Kim, Hyung-Ik Lee, Sung Heo, Han-Mei Choi, Chan-Hee Park, Ki-Hyun Hwang
-
Publication number: 20110300686Abstract: Methods of forming non-volatile memory devices include forming a semiconductor layer having a first impurity region of first conductivity type extending adjacent a first side thereof and a second impurity region of second conductivity type extending adjacent a second side thereof, on a substrate. A first electrically conductive layer is also provided, which is electrically coupled to the first impurity region. The semiconductor layer is converted into a plurality of semiconductor diodes having respective first terminals electrically coupled to the first electrically conductive layer. The first electrically conductive layer operates as a word line or bit line of the non-volatile memory device. The converting may include patterning the first impurity region into a plurality of cathodes or anodes of the plurality of semiconductor diodes (e.g., P-i-N diodes).Type: ApplicationFiled: June 8, 2011Publication date: December 8, 2011Inventors: Soo-doo Chae, Ki-hyun Hwang, Han-mei Choi, Jun-kyu Yang, Byong-ju Kim
-
Patent number: 7994003Abstract: A method of fabricating a nonvolatile memory device includes forming a tunnel insulating layer on a semiconductor substrate, forming a charge storage layer on the tunnel insulating layer, forming a dielectric layer on the charge storage layer, the dielectric layer including a first aluminum oxide layer, a silicon oxide layer, and a second aluminum oxide layer sequentially stacked on the charge storage layer, and forming a gate electrode on the dielectric layer, the gate electrode directly contacting the second aluminum oxide layer of the dielectric layer.Type: GrantFiled: March 20, 2009Date of Patent: August 9, 2011Assignee: Samsung Electronics Co., Ltd.Inventors: Byong-Ju Kim, Sun-Jung Kim, Zong-Liang Huo, Jun-Kyu Yang, Seon-Ho Jo, Han-Mei Choi, Young-Sun Kim
-
Publication number: 20110159680Abstract: In a method of forming an aluminum oxide layer, an aluminum source gas and a dilution gas can be supplied into a chamber through a common gas supply nozzle so that the aluminum source gas may be adsorbed on a substrate in the chamber. A first purge gas can be supplied into the chamber to purge the physically adsorbed aluminum source gas from the substrate. An oxygen source gas may be supplied into the chamber to form an aluminum oxide layer on the substrate. A second purge gas may be supplied into the chamber to purge a reaction residue and the physically adsorbed remaining gas from the substrate. The operations can be performed repeatedly to form an aluminum oxide layer having a desired thickness.Type: ApplicationFiled: December 21, 2010Publication date: June 30, 2011Inventors: Dong-Chul YOO, Byong-Ju KIM, Han-Mei CHOI, Ki-Hyun HWANG
-
Publication number: 20110101438Abstract: Nonvolatile memory devices include a tunnel insulating layer on a substrate and a charge storing layer on the tunnel insulating layer. A charge transfer blocking layer is provided on the charge storing layer. The charge transfer blocking layer is formed as a composite of multiple layers, which include a first oxide layer having a thickness of about 1 ? to about 10 ?. This first oxide layer is formed directly on the charge storing layer. The charge transfer blocking layer includes a first dielectric layer on the first oxide layer. The charge transfer blocking layer also includes a second oxide layer on the first dielectric layer and a second dielectric layer on the second oxide layer. The first and second dielectric layers have a higher dielectric constant relative to the first and second oxide layers, respectively. The memory cell includes an electrically conductive electrode on the charge transfer blocking layer.Type: ApplicationFiled: November 2, 2010Publication date: May 5, 2011Inventors: Dong-Chul Yoo, Byong-Ju Kim, Han-Mei Choi, Ki-Hyun Hwang
-
Publication number: 20110001183Abstract: A memory device and a method of fabricating the same are provided. The memory device includes a tunneling dielectric layer on a substrate, a charge storage layer on the tunneling dielectric layer, a blocking dielectric layer on the charge storage layer, the blocking dielectric layer including a first dielectric layer having silicon oxide, a second dielectric layer on the first dielectric layer and having aluminum silicate, and a third dielectric layer formed on the second dielectric layer and having aluminum oxide, and an upper electrode on the blocking dielectric layer.Type: ApplicationFiled: March 5, 2010Publication date: January 6, 2011Inventors: Dong-Chul Yoo, Eun-Ha Lee, Hyung-Ik Lee, Ki-Hyun Hwang, Sung Heo, Han-Mei Choi, Yong-Koo Kyoung, Byong-Ju Kim
-
Patent number: 7790591Abstract: Methods of manufacturing a semiconductor device are provided including forming a charge storage layer on a gate insulating layer that is on a semiconductor substrate. A blocking insulating layer is formed on the charge storage layer and an electrode layer is formed on the blocking insulating layer. The blocking insulating layer may be formed by forming a lower metal oxide layer at a first temperature and forming an upper metal oxide layer on the lower metal oxide layer at a second temperature, lower than the first temperature.Type: GrantFiled: November 13, 2008Date of Patent: September 7, 2010Assignee: Samsung Electronics Co., Ltd.Inventors: Dong-chul Yoo, Myoung-bum Lee, Young-geun Park, Han-mei Choi, Se-hoon Oh, Byong-ju Kim, Kyong-won An, Seon-ho Jo
-
Publication number: 20100200907Abstract: A semiconductor integrated circuit device is provided. The semiconductor integrated circuit device includes a plurality of isolation regions which are formed within a semiconductor substrate and define active regions. A tunnel layer and a trap seed layer are formed in each of the active regions and are sequentially stacked between the isolation regions. A trap layer is formed on the trap seed layer and protrudes further than a top surface of each of the isolation regions. A blocking layer is formed on the trap layer. A gate electrode is formed on the blocking layer.Type: ApplicationFiled: February 11, 2010Publication date: August 12, 2010Inventors: Dong Chul Yoo, Eun-Ha Lee, Byong-Ju Kim, Hyung-Ik Lee, Sung Heo, Han-Mei Choi, Chan-Hee Park, Ki-Hyun Hwang
-
Publication number: 20090239367Abstract: A method of fabricating a nonvolatile memory device includes forming a tunnel insulating layer on a semiconductor substrate, forming a charge storage layer on the tunnel insulating layer, forming a dielectric layer on the charge storage layer, the dielectric layer including a first aluminum oxide layer, a silicon oxide layer, and a second aluminum oxide layer sequentially stacked on the charge storage layer, and forming a gate electrode on the dielectric layer, the gate electrode directly contacting the second aluminum oxide layer of the dielectric layer.Type: ApplicationFiled: March 20, 2009Publication date: September 24, 2009Inventors: Byong-Ju Kim, Sun-Jung Kim, Zong-Liang Huo, Jun-Kyu Yang, Seon-Ho Jo, Han-Mei Choi, Young-Sun Kim
-
Publication number: 20090124070Abstract: Methods of manufacturing a semiconductor device are provided including forming a charge storage layer on a gate insulating layer that is on a semiconductor substrate. A blocking insulating layer is formed on the charge storage layer and an electrode layer is formed on the blocking insulating layer. The blocking insulating layer may be formed by forming a lower metal oxide layer at a first temperature and forming an upper metal oxide layer on the lower metal oxide layer at a second temperature, lower than the first temperature.Type: ApplicationFiled: November 13, 2008Publication date: May 14, 2009Inventors: Dong Chul Yoo, Myoung-bum Lee, Young-geun Park, Han-mei Choi, Se-hoon Oh, Byong-ju Kim, Kyong-won An, Seon-ho Jo