Patents by Inventor Byoung-ju Kim

Byoung-ju Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20030048678
    Abstract: A semiconductor memory device includes a plurality of sub-wordlines, a plurality of sub-wordlines corresponding a redundancy main wordline, a plurality of redundancy memory cells each being coupled to each of the redundancy sub, wordlines, and a redundancy control circuit for disabling the main wordline selector when among the sub-wordlines, a sub-wordline to which a defective memory cell is coupled is addressed, and for controlling the sub-wordline to be replaced by the redundancy main wordline. The number of the redundancy sub-wordlines coupled to the redundancy main wordline is smaller than the number of the sub-wordlines coupled to the main wordline. Therefore, when among the sub-wordlines coupled to the main wordline, a sub-wordline to which a normal main memory cell is coupled is addressed, the main wordline selector is enabled to improve a redundancy flexibility and reduce a circuit area.
    Type: Application
    Filed: September 10, 2002
    Publication date: March 13, 2003
    Inventors: Hi-Choon Lee, Byoung-Ju Kim
  • Publication number: 20030002358
    Abstract: A semiconductor memory device, which is capable of adjusting the number of banks from 2N to N and thus increasing product production and repair efficiency, and a method thereof are provided. The semiconductor memory device includes a switching circuit, a control circuit, and a redundant circuit. The switching circuit selectively transmits a first address or a second address in response to a control signal. The control circuit selectively activates 2N banks in response to N−1 (where N is a natural number) bank selection addresses and the first address or selectively activates 2N−1 banks in response to the N−1 bank selection addresses. The redundant circuit controls repair of the defective normal memory cells. Each of the 2N banks comprises one memory block. Each of the 2N−1 banks comprises 2 memory blocks, each of which is selectively activated in response to the second address.
    Type: Application
    Filed: April 29, 2002
    Publication date: January 2, 2003
    Inventors: Hi-Choon Lee, Byoung-Ju Kim
  • Patent number: 6122220
    Abstract: Internal signals for integrated circuits are generated by a reset circuit that is responsive to an input signal to generate a reset signal pulse a predetermined time after the input signal is activated, and a dynamic inversion circuit that inverts the input signal in the absence of the reset signal pulse and that assumes an inactive state in response to the reset signal pulse, to thereby produce an output pulse that is activated by the input signal and that is deactivated by the reset circuit as a function of the predetermined time. Methods of operating integrated circuits generate a reset signal pulse a predetermined time after an input signal is activated. The input signal is inverted until the reset pulse is generated, to thereby produce an output pulse that is activated by the input signal and that is deactivated by the reset circuit as a function of the predetermined time.
    Type: Grant
    Filed: September 15, 1999
    Date of Patent: September 19, 2000
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byoung-Ju Kim, Hi-Choon Lee