Patents by Inventor Byoung Yoon Seo

Byoung Yoon Seo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7300879
    Abstract: Manufacturing costs may be reduced and yield may be improved when metal wiring in a semiconductor device is fabricated by a disclosed method including: sequentially forming an etch stop layer, an intermetal insulation layer, an anti-reflection coating layer, and a mask pattern on a semiconductor substrate formed with a lower structure; etching the anti-reflection coating layer using the mask pattern; forming a trench by removing the intermetal insulation layer to a predetermined depth by performing wet etching using the mask pattern; forming a via hole by removing the remaining intermetal insulation layer and the etch stop layer by dry etching them using the mask pattern; and removing the mask pattern.
    Type: Grant
    Filed: November 1, 2005
    Date of Patent: November 27, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Byoung-Yoon Seo
  • Patent number: 7112530
    Abstract: A method of forming a contact hole in a semiconductor device, by which a PMD layer as an insulating interlayer is prevented from being overetched by wet cleaning for removing polymer and photoresist after forming a contact hole perforating the PMD layer in a manner of adjusting temperature and concentration of an NC-2 solution for the wet cleaning. The present invention includes the steps of forming a premetal dielectric layer on a semiconductor substrate, forming a contact hole perforating the premetal dielectric layer, and cleaning the substrate using an NC-2 cleaning solution at a temperature equal to or lower than about 55° C.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: September 26, 2006
    Assignee: Dongu Electronics Co., Ltd.
    Inventor: Byoung Yoon Seo
  • Patent number: 7091116
    Abstract: Disclosed is an example method of manufacturing a semiconductor device. The disclosed example method includes depositing a gate insulating layer on an active region of a self aligned silicide (salicide) region and a non-self aligned silicide (salicide) region of a semiconductor substrate, forming a gate electrode, a poly crystal silicon layer, on the gate insulating layer of the self aligned silicide (salicide) region, and forming a spacer on both sidewalls of the gate electrode.
    Type: Grant
    Filed: December 26, 2003
    Date of Patent: August 15, 2006
    Assignee: Dongbu Electronics, Co., Ltd.
    Inventors: Byoung Yoon Seo, Teresa Lim
  • Publication number: 20060137715
    Abstract: A cleaning method for removing copper-based foreign particles from a wafer. The method includes changing the zeta-potential of the copper-based foreign particles to negative and removing the copper-based foreign particles having negative zeta-potential by spin-scrubbing. Consequently, the quality of the semiconductor device and the yield thereof can be increased.
    Type: Application
    Filed: December 28, 2005
    Publication date: June 29, 2006
    Applicant: DongbuAnam Semiconductor Inc.
    Inventor: Byoung-Yoon Seo
  • Publication number: 20060094245
    Abstract: Manufacturing costs may be reduced and yield may be improved when metal wiring in a semiconductor device is fabricated by a disclosed method including: sequentially forming an etch stop layer, an intermetal insulation layer, an anti-reflection coating layer, and a mask pattern on a semiconductor substrate formed with a lower structure; etching the anti-reflection coating layer using the mask pattern; forming a trench by removing the intermetal insulation layer to a predetermined depth by performing wet etching using the mask pattern; forming a via hole by removing the remaining intermetal insulation layer and the etch stop layer by dry etching them using the mask pattern; and removing the mask pattern.
    Type: Application
    Filed: November 1, 2005
    Publication date: May 4, 2006
    Inventor: Byoung-Yoon Seo
  • Publication number: 20040142514
    Abstract: Disclosed is an example method of manufacturing a semiconductor device. The disclosed example method includes depositing a gate insulating layer on an active region of a self aligned silicide (salicide) region and a non-self aligned silicide (salicide) region of a semiconductor substrate, forming a gate electrode, a poly crystal silicon layer, on the gate insulating layer of the self aligned silicide (salicide) region, and forming a spacer on both sidewalls of the gate electrode.
    Type: Application
    Filed: December 26, 2003
    Publication date: July 22, 2004
    Inventors: Byoung Yoon Seo, Teresa Lim