Patents by Inventor Byoung-ho Kim

Byoung-ho Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240153441
    Abstract: Provided is a control device connected to a display panel including a controller configured to display images by driving the display panel according to data corresponding to image frames, and a memory connected to the controller. The controller is configured to select at least one of the image frames as a reference image frame, and update stress data corresponding to a partial area of the display panel in the memory based on one image data block selected from image data blocks of the reference image frame.
    Type: Application
    Filed: May 16, 2023
    Publication date: May 9, 2024
    Inventors: Jong Man KIM, Byoung Kwan AN, Sang Myeon HAN, Seung Ho PARK, Nam Jae LIM, Joon Hyeok JEON
  • Publication number: 20240135858
    Abstract: A display device includes pixels connected to scan lines and data lines, each pixel including a driving transistor and at least one light emitting element, and a timing controller configured to generate output data using external input data. The timing controller includes a first compensator configured generate first data by correcting the external input data using at least one of optical measurement information, a threshold voltage of each of the driving transistors, mobility information, dimming information, and temperature information, and an afterimage compensator configured to generate second data based on age information of each light emitting element and the first data, generate third data based on a current amount corresponding to the first data and a current amount corresponding to the second data, and generate the age information by accumulating the third data.
    Type: Application
    Filed: May 17, 2023
    Publication date: April 25, 2024
    Inventors: Joon Hyeok JEON, Byoung Kwan AN, Sang Myeon HAN, Chang Hun KIM, Seung Ho PARK, Seok Gyu BAN, Nam Jae LIM
  • Patent number: 11966768
    Abstract: Disclosed herein are an apparatus and method for a multi-cloud service platform. The apparatus includes one or more processors and executable memory for storing at least one program executed by the one or more processors. The at least one program may receive a service request from a user client device, generate a multi-cloud infrastructure service using multiple clouds in response to the service request, make the multiple clouds interoperate with mufti-cloud infrastructure in order to provide the multi-cloud infrastructure service, and generate a multi-cloud application runtime environment corresponding to the multi-cloud infrastructure service.
    Type: Grant
    Filed: February 3, 2021
    Date of Patent: April 23, 2024
    Assignee: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventors: Seok-Ho Son, Dong-Jae Kang, Byoung-Seob Kim, Seung-Jo Bae, Ji-Hoon Seo, Byeong-Thaek Oh, Kure-Chel Lee, Young-Woo Jung
  • Patent number: 11967630
    Abstract: A semiconductor device is provided. The semiconductor device comprising a multi-channel active pattern on a substrate, a high dielectric constant insulating layer formed along the multi-channel active pattern on the multi-channel active pattern, wherein the high dielectric constant insulating layer comprises a metal, a silicon nitride layer formed along the high dielectric constant insulating layer on the high dielectric constant insulating layer and a gate electrode on the silicon nitride layer.
    Type: Grant
    Filed: February 11, 2022
    Date of Patent: April 23, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byoung Hoon Lee, Wan Don Kim, Jong Ho Park, Sang Jin Hyun
  • Patent number: 11957669
    Abstract: One aspect of the present disclosure is a pharmaceutical composition which includes (R)—N-[1-(3,5-difluoro-4-methansulfonylamino-phenyl)-ethyl]-3-(2-propyl-6-trifluoromethyl-pyridin-3-yl)-acrylamide as a first component and a cellulosic polymer as a second component, wherein the composition of one aspect of the present disclosure has a formulation characteristic in which crystal formation is delayed for a long time.
    Type: Grant
    Filed: August 10, 2018
    Date of Patent: April 16, 2024
    Assignee: AMOREPACIFIC CORPORATION
    Inventors: Joon Ho Choi, Won Kyung Cho, Kwang-Hyun Shin, Byoung Young Woo, Ki-Wha Lee, Min-Soo Kim, Jong Hwa Roh, Mi Young Park, Young-Ho Park, Eun Sil Park, Jae Hong Park
  • Patent number: 11951130
    Abstract: The present invention relates to an antigen-binding molecule comprising a heavy chain variable region comprising a heavy-chain complementarity-determining region 1 (HCDR1) comprising an amino acid sequence represented by Sequence No. 1, an HCDR2 comprising an amino acid sequence represented by Sequence No. 2, and an HCDR3 comprising an amino acid sequence represented by Sequence No. 3; a light-chain variable region comprising a light-chain complementarity-determining region 1 (LCDR1) comprising an amino acid sequence represented by Sequence No. 4, an LCDR2 comprising an amino acid sequence represented by Sequence No. 5, and an LCDR3 comprising an amino acid sequence represented by Sequence No. 6; wherein the antigen-binding molecule is a T cell receptor (TCR); and to a cell line expressing the same.
    Type: Grant
    Filed: March 1, 2021
    Date of Patent: April 9, 2024
    Assignee: Eutilex Co., Ltd.
    Inventors: Byoung S. Kwon, Young Ho Kim, Kwang Hee Kim, Ji Won Chung, Young Gyoon Chang, Bo Rim Yi, Jung Yun Lee, Seung Hyun Lee, Sun Woo Im, Jin Kyung Choi, Hyun Tae Son, Eun Hye Yoo
  • Patent number: 11949012
    Abstract: A semiconductor device including: a first transistor which include a first gate stack on a substrate; and a second transistor which includes a second gate stack on the substrate, wherein the first gate stack includes a first ferroelectric material layer disposed on the substrate, a first work function layer disposed on the first ferroelectric material layer and a first upper gate electrode disposed on the first work function layer, wherein the second gate stack includes a second ferroelectric material layer disposed on the substrate, a second work function layer disposed on the second ferroelectric material layer and a second upper gate electrode disposed on the second work function layer, wherein the first work function layer includes the same material as the second work function layer, and wherein an effective work function of the first gate stack is different from an effective work function of the second gate stack.
    Type: Grant
    Filed: December 8, 2020
    Date of Patent: April 2, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jong Ho Park, Wan Don Kim, Weon Hong Kim, Hyeon Jun Baek, Byoung Hoon Lee, Jeong Hyuk Yim, Sang Jin Hyun
  • Publication number: 20240074192
    Abstract: A three-dimensional semiconductor device includes: a source structure including a cell region and an extension region; a gate stacking structure disposed on the source structure, the gate stacking structure including insulating patterns and conductive patterns, which are alternately stacked on each other; an insulating structure disposed on the gate stacking structure, the insulating structure including a plurality of insulating layers; a memory channel structure penetrating the gate stacking structure and electrically connected to the cell region; a separation structure penetrating the gate stacking structure and extending from the cell region to the extension region; and a penetration plug penetrating the gate stacking structure and the extension region, wherein the penetration plug includes: a first plug portion penetrating the gate stacking structure; and a second plug portion on the first plug portion, wherein the separation structure includes: a first separation portion penetrating the gate stacking str
    Type: Application
    Filed: May 25, 2023
    Publication date: February 29, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung Yoon Kim, Byoung Jae Park, Jae-Hwang Sim, Jongseon Ahn, Young-Ho Lee
  • Publication number: 20220020803
    Abstract: A semiconductor device including: a first substrate including a first surface and a second surface; a first inter-wiring insulating film on the first substrate; a first wiring in the first inter-wiring insulating film; a landing via in the first inter-wiring insulating film, and spaced apart from the first wiring; a second substrate including a third surface and a fourth surface; a second inter-wiring insulating film on the second substrate; a second wiring in the second inter-wiring insulating film; and a through via structure penetrating the second substrate and the second inter-wiring insulating film, and electrically connecting the second wiring to the landing via, wherein with respect to the second surface of the first substrate, a top surface of the landing via is higher than a bottom surface of the first wiring, and a bottom surface of the landing via is lower than the bottom surface of the first wiring.
    Type: Application
    Filed: March 3, 2021
    Publication date: January 20, 2022
    Inventors: Han Seok KIM, Byung Jun PARK, Byoung Ho KIM, Hee Geun JEONG
  • Patent number: 10874484
    Abstract: The present invention relates to an image processing method for orthodontic planning, a device and a recording medium therefor. The image processing method according to the present invention corrects the patient image to be horizontal and provides grids for analyzing the facial symmetry of the patient. According to the method, it decreases time for processing the patient image and inconvenience of the user and it helps to make the orthodontic plan considering the symmetry.
    Type: Grant
    Filed: August 24, 2016
    Date of Patent: December 29, 2020
    Assignee: OSSTEMIMPLANT CO., LTD.
    Inventors: Seong Gon Kim, Jeong Ho Choi, Byoung Ho Kim
  • Publication number: 20180235729
    Abstract: The present invention relates to an image processing method for orthodontic planning, a device and a recording medium therefor. The image processing method according to the present invention corrects the patient image to be horizontal and provides grids for analyzing the facial symmetry of the patient. According to the method, it decreases time for processing the patient image and inconvenience of the user and it helps to make the orthodontic plan considering the symmetry.
    Type: Application
    Filed: August 24, 2016
    Publication date: August 23, 2018
    Applicant: OSSTEMIMPLANT CO., LTD.
    Inventors: Seong Gon KIM, Jeong Ho CHOI, Byoung Ho KIM
  • Publication number: 20140043896
    Abstract: A method of preventing program-disturbances for a non-volatile semiconductor memory device having a plurality of memory cells of which each includes a selection transistor and a memory transistor coupled in series between a bit-line and a common source-line is provided. First non-selected memory cells that share a first selection-line with a selected memory cell, and second non-selected memory cells that do not share the first selection-line with the selected memory cell are determined when the selected memory cell is selected to be programmed among the memory cells. A negative voltage is applied to second selection-lines that are coupled to the second non-selected memory cells when the selected memory cell is programmed by applying a positive voltage to the first selection-line that is coupled to the selected memory cell.
    Type: Application
    Filed: July 11, 2013
    Publication date: February 13, 2014
    Inventors: Weon-Ho Park, Hyok-Ki Kwon, Min-Sup Kim, Min-Su Kim, Byoung-Ho Kim, Eui-Yeol Kim, Sang-Hoon Park, Ji-Hoon Park, Min-Jee Sung, Hyo-Soung Sim, Chang-Min Jeon, Hee-Seog Jeon
  • Patent number: 7852698
    Abstract: A voltage supply device comprises: a charge pump configured to boost a power voltage and to supply the boosted power voltage to a output line; and a voltage control circuit configured to maintain a voltage level of the output line at a target voltage level; wherein the voltage control circuit comprises a reach-through element including a first region and a second region provided in a well, the reach-through element configured to control the voltage level of the output line, using a reach-through function between the first region and the second region.
    Type: Grant
    Filed: October 7, 2008
    Date of Patent: December 14, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-Su Kim, Byoung-Ho Kim, Sung-Woo Park, Weon-Ho Park
  • Patent number: 7598139
    Abstract: A device is described comprising a substrate of a first conductivity type having a first dopant concentration, a first well formed in the substrate, a second well of the first conductivity type formed in the substrate and being deeper than the first well, the second well having a higher dopant concentration than the first dopant concentration, and a nonvolatile memory cell formed on the second well. A device is described comprising four wells of various conductivity types with a nonvolatile memory cell formed on the second well. A device is described comprising a plurality of wells for isolating transistors of a plurality of voltage ranges, wherein each one of the plurality of wells contains at least one transistor of a particular voltage range, and wherein transistors of only one of the plurality of voltage ranges are within each of the plurality of wells.
    Type: Grant
    Filed: September 4, 2007
    Date of Patent: October 6, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Weon-Ho Park, Sang-Soo Kim, Hyun-Khe Yoo, Sung-Chul Park, Byoung-Ho Kim, Ju-Ri Kim, Seung-Beom Yoon, Jeong-Uk Han
  • Patent number: 7588983
    Abstract: Provided are an EEPROM cell, an EEPROM device, and methods of manufacturing the EEPROM cell and the EEPROM device. The EEPROM cell is formed on a substrate including a first region and a second region. A first EEPROM device having a first select transistor and a first memory transistor is disposed in the first region, while a second EEPROM device having a second select transistor and a second memory transistor is disposed in the second region. In the first region, a first drain region and a second floating region are formed apart from each other. In the second region, a second drain region and a second floating region are formed apart from each other. A first impurity region, a second impurity region, and a third impurity region are disposed in a common source region between the first and second regions of the substrate. The first and third impurity regions form a DDD structure, and the first and second impurity region form an LDD structure.
    Type: Grant
    Filed: February 4, 2008
    Date of Patent: September 15, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Weon-ho Park, Byoung-ho Kim, Hyun-khe Yoon, Seung-beom Yoon, Sung-chul Park, Ju-ri Kim, Kwang-Tae Kim, Jeong-wook Han
  • Publication number: 20090127612
    Abstract: A gate structure in a semiconductor device includes a dielectric layer pattern on a substrate, a floating gate on the dielectric layer pattern, a gate mask on the floating gate, a tunnel insulation layer on the substrate, and a word line on the tunnel insulation layer. The dielectric layer pattern includes a first portion and a second portion having a thickness different from a thickness of the first portion. The floating gate includes a step and tips. The tunnel insulation layer makes contact with a sidewall of the floating gate. The word line extends on a portion of the gate mask.
    Type: Application
    Filed: November 6, 2008
    Publication date: May 21, 2009
    Inventors: Weon-Ho PARK, Byoung-Ho KIM, Hong-Kook MIN
  • Publication number: 20090121691
    Abstract: A voltage supply device comprises: a charge pump configured to boost a power voltage and to supply the boosted power voltage to a output line; and a voltage control circuit configured to maintain a voltage level of the output line at a target voltage level; wherein the voltage control circuit comprises a reach-through element including a first region and a second region provided in a well, the reach-through element configured to control the voltage level of the output line, using a reach-through function between the first region and the second region.
    Type: Application
    Filed: October 7, 2008
    Publication date: May 14, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Min-Su Kim, Byoung-Ho Kim, Sung-Woo Park, Weon-Ho Park
  • Publication number: 20080132014
    Abstract: Provided are an EEPROM cell, an EEPROM device, and methods of manufacturing the EEPROM cell and the EEPROM device. The EEPROM cell is formed on a substrate including a first region and a second region. A first EEPROM device having a first select transistor and a first memory transistor is disposed in the first region, while a second EEPROM device having a second select transistor and a second memory transistor is disposed in the second region. In the first region, a first drain region and a second floating region are formed apart from each other. In the second region, a second drain region and a second floating region are formed apart from each other. A first impurity region, a second impurity region, and a third impurity region are disposed in a common source region between the first and second regions of the substrate. The first and third impurity regions form a DDD structure, and the first and second impurity region form an LDD structure.
    Type: Application
    Filed: February 4, 2008
    Publication date: June 5, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Weon-ho Park, Byoung-ho Kim, Hyun-khe Yoo, Seung-beom Yoon, Sung-chul Park, Ju-ri Kim, Kwang-tae Kim, Jeong-wook Han
  • Patent number: 7364973
    Abstract: A method of manufacturing a NOR-type mask ROM device includes forming a first gate electrode for an OFF cell and a second gate electrode for an ON cell on a semiconductor substrate of a first conductivity type. To code the mask ROM device, a plurality of source/drain regions is formed by implanting impurities of a second conductivity type, opposite the first conductivity type, into the semiconductor substrate adjacent only to one side of the first gate electrode and adjacent to both sides of the second gate electrode. To prevent misalignment of a bit line contact hole with a contact region, additional impurities are implanted only into a bit line contact region of the mask ROM device region. When a semiconductor device formed on the same substrate as the mask ROM device includes a double diffused region, additional implantation for both may be realized simultaneously.
    Type: Grant
    Filed: August 3, 2007
    Date of Patent: April 29, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Khe Yoo, Weon-ho Park, Byoung-ho Kim
  • Patent number: 7352026
    Abstract: Provided are an EEPROM cell, an EEPROM device, and methods of manufacturing the EEPROM cell and the EEPROM device. The EEPROM cell is formed on a substrate including a first region and a second region. A first EEPROM device having a first select transistor and a first memory transistor is disposed in the first region, while a second EEPROM device having a second select transistor and a second memory transistor is disposed in the second region. In the first region, a first drain region and a second floating region are formed apart from each other. In the second region, a second drain region and a second floating region are formed apart from each other. A first impurity region, a second impurity region, and a third impurity region are disposed in a common source region between the first and second regions of the substrate. The first and third impurity regions form a DDD structure, and the first and second impurity region form an LDD structure.
    Type: Grant
    Filed: November 24, 2004
    Date of Patent: April 1, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Weon-ho Park, Byoung-ho Kim, Hyun-khe Yoo, Seung-beom Yoon, Sung-chul Park, Ju-ri Kim, Kwang-tae Kim, Jeong-wook Han