Patents by Inventor Byung-Heon Kwak

Byung-Heon Kwak has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7746712
    Abstract: Provided are a semiconductor memory device having a post package repair control circuit and a post package repair method. In the semiconductor memory device and the post package repair method, in a post package repair mode, a second memory bank is used as a fail bit map memory for storing failed bit information regarding a first memory bank, and the first memory bank is used as a fail bit map memory for storing failed bit information regarding the second memory bank.
    Type: Grant
    Filed: April 4, 2008
    Date of Patent: June 29, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-sung Kang, Byung-heon Kwak, Hyun-soon Jang, Seung-whan Seo, Sang-joon Ryu, Hyun-tae Lim
  • Publication number: 20090044063
    Abstract: A semiconductor memory device includes a memory core unit, N data output buffers, N data output ports, and a plurality of test logic circuits. The memory core unit stores test data through N data lines. The N data output buffers are respectively connected to the corresponding N data lines. The N data output ports are connected to the corresponding N data output buffers, and exchange the test data with an external tester respectively. The plurality of test logic circuits receives the test data through the K data lines from the N data lines, performs test logic operation on the received test data, and provides a data output buffer control signal that determines activation of K data output buffers of the N data output buffers in test mode. The semiconductor memory device reduces test cycle.
    Type: Application
    Filed: October 12, 2007
    Publication date: February 12, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Yong-Hwan Cho, Byung-Heon Kwak, Hyun-Soon Jang, Jae-Hoon Joo, Seung-Whan Seo, Jong-Hyoung Lim
  • Patent number: 7476983
    Abstract: In a layout structure of pads and a structure of pad used for a test or wire bonding of a semiconductor device, a size of at least one or more non-wire bonding pads is relatively small as compared with a size of at least one or more pads to be used for wire bonding of the semiconductor device. In the pad structure, a pad includes a wire bonding region that has an embossed surface for a portion of top metal layer within a determined pad size to improve the bonding process, and a probe tip contact region that does not have the embossed surface for a surface portion of the top metal layer within the determined pad size, so as to reduce wear of probe tip during testing of the device. Pad pitch can thereby be increased within a limited region, and peripheral circuits can be further formed in regions that would have been occupied in a conventional pad formation region. Higher integration of semiconductor devices and reduced wear of probe tip in probing is thereby realized.
    Type: Grant
    Filed: February 21, 2006
    Date of Patent: January 13, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Na-Rae Kim, Tae-Sik Son, Hee-Joong Oh, Byung-Heon Kwak, Jae-Hoon Joo, Hyung-Dong Kim, Young-Min Jang
  • Patent number: 7460428
    Abstract: Provided is a DRAM having reduced current consumption and a communication terminal including the same. The DRAM includes a plurality of memory banks capable of being independently supplied with power, and a DPD controller for selectively causing some of the plurality of memory banks to enter a DPD mode.
    Type: Grant
    Filed: July 7, 2006
    Date of Patent: December 2, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-hoon Joo, Sang-seok Kang, Byung-heon Kwak, Kang-young Cho, Chang-hag Oh
  • Publication number: 20080247243
    Abstract: Provided are a semiconductor memory device having a post package repair control circuit and a post package repair method. In the semiconductor memory device and the post package repair method, in a post package repair mode, a second memory bank is used as a fail bit map memory for storing failed bit information regarding a first memory bank, and the first memory bank is used as a fail bit map memory for storing failed bit information regarding the second memory bank.
    Type: Application
    Filed: April 4, 2008
    Publication date: October 9, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jae-sung Kang, Byung-heon Kwak, Hyun-soon Jang, Seung-whan Seo, Sang-joon Ryu, Hyun-tae Lim
  • Publication number: 20070008802
    Abstract: Provided is a DRAM having reduced current consumption and a communication terminal including the same. The DRAM includes a plurality of memory banks capable of being independently supplied with power, and a DPD controller for selectively causing some of the plurality of memory banks to enter a DPD mode.
    Type: Application
    Filed: July 7, 2006
    Publication date: January 11, 2007
    Inventors: Jae-hoon Joo, Sang-seok Kang, Byung-heon Kwak, Kang-young Cho, Chang-hag Oh
  • Publication number: 20060255477
    Abstract: In a layout structure of pads and a structure of pad used for a test or wire bonding of a semiconductor device, a size of at least one or more non-wire bonding pads is relatively small as compared with a size of at least one or more pads to be used for wire bonding of the semiconductor device. In the pad structure, a pad includes a wire bonding region that has an embossed surface for a portion of top metal layer within a determined pad size to improve the bonding process, and a probe tip contact region that does not have the embossed surface for a surface portion of the top metal layer within the determined pad size, so as to reduce wear of probe tip during testing of the device. Pad pitch can thereby be increased within a limited region, and peripheral circuits can be further formed in regions that would have been occupied in a conventional pad formation region. Higher integration of semiconductor devices and reduced wear of probe tip in probing is thereby realized.
    Type: Application
    Filed: February 21, 2006
    Publication date: November 16, 2006
    Inventors: Na-Rae Kim, Tae-Sik Son, Hee-Joong Oh, Byung-Heon Kwak, Jae-Hoon Joo, Hyung-Dong Kim, Young-Min Jang
  • Publication number: 20060132183
    Abstract: A semiconductor device that performs stable circuit operations is provided. The device includes: a pull-up driver for pulling up a first node in response to first states of input and control signals; a pull-down driver for pulling down a second node in response to a second state of the input signal; at least one fuse connected between the first node and the second node; a latch for generating an output signal to maintain the state of the second node; and a controller for generating the control signal that is maintained in a first state when the input signal is in the second state, and maintained in the first state and then transitioned to the second state after a predetermined delay time when the input signal is transitioned to the first state. In this construction, even if the fuse is incompletely cut during a process of cutting the fuse, the pull-up driver or the pull-down driver is turned off, thus preventing unnecessary current flow in advance.
    Type: Application
    Filed: December 19, 2005
    Publication date: June 22, 2006
    Inventors: Dong-Jin Lim, Sang-Seok Kang, Byung-Heon Kwak, Jae-Hoon Joo, Chang-Hag Oh
  • Patent number: 6909654
    Abstract: A bit line pre-charge circuit of a semiconductor memory device includes a pre-charge circuit connected between a pair of bit lines for pre-charging the pair of bit lines in response to a pre-charge control signal and a pre-charge voltage transmitting circuit for transmitting a pre-charge voltage to the pre-charge circuit in response to the pre-charge control signal. A voltage drop in a pre-charge voltage generation line may be prevented when a short circuit is formed between a word line and a pair of bit lines, and current consumption during a standby operation of the semiconductor memory device may also be reduced, by preventing current from flowing from the pair of bit lines to the pre-charge voltage generation line.
    Type: Grant
    Filed: August 5, 2003
    Date of Patent: June 21, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hoon Joo, Jin-Seok Lee, Sang-Seok Kang, Kyu-Chan Lee, Byung-Heon Kwak, Byung-Chul Kim
  • Publication number: 20040027897
    Abstract: A bit line pre-charge circuit of a semiconductor memory device includes a pre-charge circuit connected between a pair of bit lines for pre-charging the pair of bit lines in response to a pre-charge control signal and a pre-charge voltage transmitting circuit for transmitting a pre-charge voltage to the pre-charge circuit in response to the pre-charge control signal. A voltage drop in a pre-charge voltage generation line may be prevented when a short circuit is formed between a word line and a pair of bit lines, and current consumption during a standby operation of the semiconductor memory device may also be reduced, by preventing current from flowing from the pair of bit lines to the pre-charge voltage generation line.
    Type: Application
    Filed: August 5, 2003
    Publication date: February 12, 2004
    Inventors: Jae-Hoon Joo, Jin-Seok Lee, Sang-Seok Kang, Kyu-Chan Lee, Byung-Heon Kwak, Byung-Chul Kim
  • Patent number: 5949724
    Abstract: A burn-in stress circuit for a semiconductor memory device. A burn-in enable signal generator generates a burn-in enable signal in response to a plurality of control signals. A wordline predecoder generates a wordline driving voltage for driving a wordline in response to the burn-in enable signal and another a plurality of control signals. A wordline decoder applies the wordline driving voltage to the wordline in response to the burn-in enable signal and another plurality of control signals. To reduce the stress testing time by stressing multiple rows of a memory array simultaneously, all of the wordlines (rows) are stressed and or tested at the same time. To select all of the wordlines, the wordlines are selected sequentially, but each selected wordline is held in a selected state by a latching mechanism while all of the other wordlines are being selected as well. When all of the wordlines (or a desired subset) have been selected, the burn-in stress test begins.
    Type: Grant
    Filed: May 19, 1997
    Date of Patent: September 7, 1999
    Assignee: Samsung Electronic, Co., Ltd.
    Inventors: Sang-seok Kang, Jae-hoon Joo, Kyung-moo Kim, Byung-heon Kwak
  • Patent number: 5914626
    Abstract: A voltage clamping circuit for a semiconductor memory device which is capable of rapidly coping with the demand of the user. The voltage clamping circuit includes PMOS transistors connected in series between an external supply voltage terminal and a node on an output line of a DC voltage generator, a control PMOS transistor having a channel connected at both ends thereof respectively to the node on the output line and a node between the second and third ones of the series-connected PMOS transistors, and a pad connected to a control electrode of the control PMOS transistor. The pad is selectively connected to a supply voltage in a first state and to a ground voltage in a second state, thereby controlling a clamping interval of the clamping means to be variable. The first state is a state requiring a longer clamping interval than that of the second state.
    Type: Grant
    Filed: December 19, 1996
    Date of Patent: June 22, 1999
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Hong-Beom Kim, Sang-Seok Kang, Byung-Heon Kwak, Yong-Jin Park