Patents by Inventor Carel J Lombaard
Carel J Lombaard has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 8174332Abstract: A phase lock loop pre-charging system and method are described. In one embodiment, a phase lock loop pre-charge system includes a bias component for generating a pre-charge voltage, and an activation component for activating the bias component. In one exemplary implementation the pre-charge voltage is utilized to facilitate pre-charging of a phase lock loop voltage controlled oscillator. In one embodiment, the bias component includes replica bias components that track the voltage controlled oscillation control voltage over varying process, voltage and temperature characteristics. The phase lock loop pre-charging systems and methods can be utilized to reduce lock time for a circuit.Type: GrantFiled: December 17, 2009Date of Patent: May 8, 2012Assignee: Cypress Semiconductor CorporationInventors: Carel J. Lombaard, Eugene O'Sullivan, Paul Walsh
-
Patent number: 8093954Abstract: A high-frequency input circuit. The input circuit includes an input node, a bond pad, and a signal conversion resistor coupled in series between the input node and the bond pad to convert substantially all of a signal voltage at the input node to a signal current at the bond pad.Type: GrantFiled: May 23, 2006Date of Patent: January 10, 2012Assignee: Cypress Semiconductor CorporationInventor: Carel J. Lombaard
-
Patent number: 7920665Abstract: A symmetrical range controller for phase-locked loop circuits includes a first counter coupled to a first signal line, where the first counter is configured to count state transition edges of the first signal, inhibit logic coupled to the first counter, where the inhibit logic is configured to inhibit an output signal of a second counter in response to a predetermined count of the first counter, and reset logic coupled to the first counter, where the reset logic is configured to reset the second counter in response to a full count of the first counter.Type: GrantFiled: September 28, 2006Date of Patent: April 5, 2011Assignee: Cypress Semiconductor CorporationInventor: Carel J. Lombaard
-
Patent number: 7728675Abstract: A fast lock circuit for phase lock loop comprising a frequency detector, a phase frequency detector, a logic unit and a corresponding charge pump for the frequency and the phase frequency detectors. Embodiments of the present invention use the logic unit to relay signals from the phase frequency detector circuit to the charge pump when the PLL is in lock. The logic circuit relay signals from the frequency detector circuit before the PLL is in lock. As a result, a constant current is supplied to a large loop filter capacitor before lock. In one embodiment, additional logic circuit may be used to maximize the output current. Therefore, using the logic circuit to supply constant current charges the large loop filter capacitor continuously and avoids a slow down in charging the large loop filter. Accordingly, current is no longer wasted and the lock time is improved.Type: GrantFiled: March 29, 2007Date of Patent: June 1, 2010Assignee: Cypress Semiconductor CorporationInventors: Ian Kennedy, Eugene O'Sullivan, Carel J. Lombaard
-
Patent number: 7636019Abstract: A phase lock loop pre-charging system and method are described. In one embodiment, a phase lock loop pre-charge system includes a bias component for generating a pre-charge voltage, and an activation component for activating the bias component. In one exemplary implementation the pre-charge voltage is utilized to facilitate pre-charging of a phase lock loop voltage controlled oscillator. In one embodiment, the bias component includes replica bias components that track the voltage controlled oscillation control voltage over varying process, voltage and temperature characteristics. The phase lock loop pre-charging systems and methods can be utilized to reduce lock time for a circuit.Type: GrantFiled: June 2, 2006Date of Patent: December 22, 2009Assignee: Cypress Semiconductor CorporationInventors: Carel J. Lombaard, Eugene O'Sullivan, Paul Walsh
-
Patent number: 7439816Abstract: Phase-locked loop fast lock circuit and method are described. The apparatus including a voltage controlled oscillator, a control loop filter having a capacitor and at least one resistor, and first and second control elements coupled with the control loop filter. The first control element may include a charge pump coupled to a node between the resistor and the capacitor of the control loop filter, and a frequency detector coupled to the charge pump.Type: GrantFiled: September 28, 2006Date of Patent: October 21, 2008Assignee: Cypress Semiconductor CorporationInventor: Carel J. Lombaard
-
Patent number: 7439812Abstract: A phase locked loop circuit includes an oscillator, a dividing circuit coupled to the oscillator having a controllable dividing factor, and a rangefinder circuit coupled to the dividing circuit. The rangefinder circuit is configured to control the dividing factor in response to an operating characteristic of the phase-locked loop circuit.Type: GrantFiled: September 28, 2006Date of Patent: October 21, 2008Assignee: Cypress Semiconductor CorporationInventors: Carel J. Lombaard, Brendan O'Regan
-
Patent number: 7006021Abstract: A serializer within, for example, a transceiver is provided having multiple stages of pipelined multiplexing cells. Each multiplexing cell may be substantially the same and each comprises no more than one latch. In some embodiments, each multiplexing cell includes a multiplexer comprising a pair of inputs and a single latch, which is coupled to one input of the multiplexer. No latches are coupled to the other input of the multiplexer. The serializer generally includes a plurality of stages. Each successive stage includes one-half the number of multiplexing cells included in the previous stage, and each successive stage is clocked by a clocking signal that transitions at twice the frequency of the previous stage clock signal.Type: GrantFiled: June 23, 2004Date of Patent: February 28, 2006Assignee: Cypress Semiconductor Corp.Inventor: Carel J Lombaard
-
Patent number: 6727730Abstract: An improved signaling system and method are provided that uses transconductance signaling rather than voltage or current signaling. A transient voltage applied to a first end of a conductor can produce a varying current placed into a low impedance node at a second end of the conductor. The second end is preferably pinned to a fixed voltage value, and the low impedance second end will allow current upon the second end to freely transition, enabling the conductor to arrive at a steady state condition much sooner than with conventional signaling methods. The present transconductance signaling method avoids large changes in voltage along the greater part of the conductor due to a current sent through this resistive conductor. This greatly improves transient behavior as, for example, evidenced by signal rise and fall times for digital signals produced by this transconductance signaling method.Type: GrantFiled: September 27, 2002Date of Patent: April 27, 2004Assignee: Cypress Semiconductor Corp.Inventor: Carel J. Lombaard