Patents by Inventor Carl Babcock

Carl Babcock has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7543256
    Abstract: A method includes providing an initial IC device design, which design has a desired set of electrical characteristics. A layout representation corresponding to the initial device design is generated. A simulation tool is used to determine whether the layout representation corresponds to an IC device design having the desired electrical characteristics. In addition, the variation between structures within IC device designed due to process variations is evaluated using the simulation tool. This variation can be used to determine whether the design is optimized.
    Type: Grant
    Filed: March 1, 2004
    Date of Patent: June 2, 2009
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Cyrus E. Tabery, Luigi Capodieci, Carl Babcock, Hung-Eil Kim, Christopher A. Spence, Chris Haidinyak
  • Patent number: 7313769
    Abstract: A method of producing a layout representation corresponding to an integrated circuit (IC) device design can include generating an initial layout representation in accordance with a predetermined set of design rules and simulating how structures within the initial layout representation will pattern on a wafer. Based on the simulation, portions of the layout representation, which include structures demonstrating poor manufacturability and/or portions of the layout representation in which extra manufacturability margin is present, can be identified. Portions of the layout representation including structures demonstrating poor manufacturability and/or in which extra manufacturability margin is present can be modified to optimize the layout representation.
    Type: Grant
    Filed: March 1, 2004
    Date of Patent: December 25, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Cyrus E. Tabery, Luigi Capodieci, Carl Babcock, Hung-Eil Kim, Christopher A. Spence, Chris Haidinyak
  • Publication number: 20070209030
    Abstract: A method of selecting a plurality of lithography process parameters for patterning a layout on a wafer includes simulating how the layout will print on the wafer for a plurality of resolution enhancement techniques (RETs), where each RET corresponds to a plurality of lithography process parameters. For each RET, the edges of structures within the simulated layout can be classified based on manufacturability. RETs that provide optimal manufacturability can be selected. In this manner, the simulation tool can be used to determine the optimal combination of scanner setup and reticle type for minimizing the variation in wafer critical dimension (CD).
    Type: Application
    Filed: April 30, 2007
    Publication date: September 6, 2007
    Applicant: Advanced Micro Devices, Inc.
    Inventors: Cyrus Tabery, Todd Lukanc, Chris Haidinyak, Luigi Capodieci, Carl Babcock, Hung-eil Kim, Christopher Spence
  • Patent number: 7194725
    Abstract: A method of producing design rules including generating a plurality of parametrically varying geometric layouts and simulating how each geometric layout will pattern on a wafer. Edges of structures within the simulated geometric layouts can be classified based on manufacturability and design rules can be created to disallow layouts demonstrating poor manufacturability.
    Type: Grant
    Filed: April 2, 2004
    Date of Patent: March 20, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Cyrus E. Tabery, Luigi Capodieci, Carl Babcock, Hung-eil Kim, Christopher A. Spence, Chris Haidinyak
  • Patent number: 7080349
    Abstract: A method for developing an optimized layout fragmentation script for an optical proximity correction (OPC) simulation tool. A test pattern layout having at least one structure representing a portion of the integrated circuit layout is provided. Optical proximity correction is iteratively conducted on the test pattern layout for each desired permutation of at least one fragmentation parameter associated with the test pattern layout and, for each permutation, a corrected test pattern layout is generated. A printed simulation of each corrected test pattern layout is made and analyzed to select one of the permutations of the at least one fragmentation parameter to apply to a integrated circuit layout prior to correction with the OPC simulation tool.
    Type: Grant
    Filed: April 5, 2004
    Date of Patent: July 18, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Carl Babcock, Luigi Capodieci
  • Publication number: 20050229125
    Abstract: A method of selecting a plurality of lithography process parameters for patterning a layout on a wafer includes simulating how the layout will print on the wafer for a plurality of resolution enhancement techniques (RETs), where each RET corresponds to a plurality of lithography process parameters. For each RET, the edges of structures within the simulated layout can be classified based on manufacturability. RETs that provide optimal manufacturability can be selected. In this manner, the simulation tool can be used to determine the optimal combination of scanner setup and reticle type for minimizing the variation in wafer critical dimension (CD).
    Type: Application
    Filed: April 2, 2004
    Publication date: October 13, 2005
    Inventors: Cyrus Tabery, Todd Lukanc, Chris Haidinyak, Luigi Capodieci, Carl Babcock, Hung-eil Kim, Christopher Spence
  • Publication number: 20050122497
    Abstract: A method of making a device using a lithographic system having a lens from which an exposure pattern is emitted. A conforming immersion medium can be positioned between a photo resist layer and the lens. The photo resist layer, which can be disposed over a wafer, and the lens can be brought into intimate contact with the conforming immersion medium. The photo resist can then be exposed with the exposure pattern so that the exposure pattern traverses the conforming immersion medium.
    Type: Application
    Filed: December 3, 2003
    Publication date: June 9, 2005
    Inventors: Christopher Lyons, Carl Babcock, Jongwook Kye