Patents by Inventor Carl Shaw

Carl Shaw has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8539808
    Abstract: A method of operating a progressive die wherein the progressive die acts on a work piece having an elongated body with a blank at one end. The work piece is supported by a bandolier which is also formed in the progressive die. The progressive die acts on each blank.
    Type: Grant
    Filed: February 6, 2012
    Date of Patent: September 24, 2013
    Assignee: Penn United Technologies, Inc.
    Inventors: D. Patrick Jones, Michael Wayne Kelley, Richard Duane Pollick, Louis Carl Shaw, James J. Marraccini
  • Publication number: 20120137861
    Abstract: A method of operating a progressive die wherein the progressive die acts on a work piece having an elongated body with a blank at one end. The work piece is supported by a bandolier which is also formed in the progressive die. The progressive die acts on each blank.
    Type: Application
    Filed: February 6, 2012
    Publication date: June 7, 2012
    Applicant: PENN UNITED TECHNOLOGIES, INC.
    Inventors: D. PATRICK JONES, Michael Wayne Kelley, Richard Duane Pollick, Louis Carl Shaw, James J. Marraccini
  • Patent number: 8176826
    Abstract: A method of operating a progressive die wherein the progressive die acts on a work piece having an elongated body with a blank at one end. The work piece is supported by a bandolier which is also formed in the progressive die. The progressive die acts on each blank.
    Type: Grant
    Filed: March 22, 2010
    Date of Patent: May 15, 2012
    Assignee: Penn United Technologies, Inc.
    Inventors: D. Patrick Jones, Michael Wayne Kelley, Richard Duane Pollick, Louis Carl Shaw, James J. Marraccini
  • Publication number: 20100170321
    Abstract: A method of operating a progressive die wherein the progressive die acts on a work piece having an elongated body with a blank at one end. The work piece is supported by a bandolier which is also formed in the progressive die. The progressive die acts on each blank.
    Type: Application
    Filed: March 22, 2010
    Publication date: July 8, 2010
    Applicant: Penn United Technologies, Inc.
    Inventors: D. Patrick Jones, Michael Wayne Kelley, Richard Duane Pollick, Louis Carl Shaw, James J. Marraccini
  • Patent number: 7665058
    Abstract: The present invention is directed to a customizable development and demonstration platform for structured ASICs. In an exemplary aspect of the present invention, the present platform may include a structured ASIC which is built on a slice and which may be flexible enough for a number of possible application developments. This flexibility may be achieved by incorporating a programmable processor in the structured ASIC and by defining interfaces and the use of an external FPGA in the present platform. The structured ASIC may include a complete ARM processor subsystem and a plurality of high speed SERDES ports. The processor subsystem may include a bus interface to the external FPGA, allowing custom gate development and test in the FPGA, prior to incorporating it into the customer product. Through the SERDES ports, the test block may be used to show the electrical characteristics of the SERDES IP. In addition, some SERDES ports may be driven from a link layer realized in the FPGA.
    Type: Grant
    Filed: March 15, 2007
    Date of Patent: February 16, 2010
    Assignee: LSI Corporation
    Inventors: Danny Vogel, Carl Shaw
  • Publication number: 20070162886
    Abstract: The present invention is directed to a customizable development and demonstration platform for structured ASICs. In an exemplary aspect of the present invention, the present platform may include a structured ASIC which is built on a slice and which may be flexible enough for a number of possible application developments. This flexibility may be achieved by incorporating a programmable processor in the structured ASIC and by defining interfaces and the use of an external FPGA in the present platform. The structured ASIC may include a complete ARM processor subsystem and a plurality of high speed SERDES ports. The processor subsystem may include a bus interface to the external FPGA, allowing custom gate development and test in the FPGA, prior to incorporating it into the customer product. Through the SERDES ports, the test block may be used to show the electrical characteristics of the SERDES IP. In addition, some SERDES ports may be driven from a link layer realized in the FPGA.
    Type: Application
    Filed: March 15, 2007
    Publication date: July 12, 2007
    Inventors: Danny Vogel, Carl Shaw
  • Patent number: 7213224
    Abstract: The present invention is directed to a customizable development and demonstration platform for structured ASICs. In an exemplary aspect of the present invention, the present platform may include a structured ASIC which is built on a slice and which may be flexible enough for a number of possible application developments. This flexibility may be achieved by incorporating a programmable processor in the structured ASIC and by defining interfaces and the use of an external FPGA in the present platform. The structured ASIC may include a complete ARM processor subsystem and a plurality of high speed SERDES ports. The processor subsystem may include a bus interface to the external FPGA, allowing custom gate development and test in the FPGA, prior to incorporating it into the customer product. Through the SERDES ports, the test block may be used to show the electrical characteristics of the SERDES IP. In addition, some SERDES ports may be driven from a link layer realized in the FPGA.
    Type: Grant
    Filed: December 2, 2003
    Date of Patent: May 1, 2007
    Assignee: LSI Logic Corporation
    Inventors: Danny Vogel, Carl Shaw
  • Publication number: 20050183042
    Abstract: The present invention is directed to a customizable development and demonstration platform for structured ASICs. In an exemplary aspect of the present invention, the present platform may include a structured ASIC which is built on a slice and which may be flexible enough for a number of possible application developments. This flexibility may be achieved by incorporating a programmable processor in the structured ASIC and by defining interfaces and the use of an external FPGA in the present platform. The structured ASIC may include a complete ARM processor subsystem and a plurality of high speed SERDES ports. The processor subsystem may include a bus interface to the external FPGA, allowing custom gate development and test in the FPGA, prior to incorporating it into the customer product. Through the SERDES ports, the test block may be used to show the electrical characteristics of the SERDES IP. In addition, some SERDES ports may be driven from a link layer realized in the FPGA.
    Type: Application
    Filed: December 2, 2003
    Publication date: August 18, 2005
    Inventors: Danny Vogel, Carl Shaw
  • Patent number: 6141376
    Abstract: A single chip communications controller responsive to control program commands, implements at least three major communication function standards simultaneously by using a superscalar processor coupled to a multi-functional communication interface unit, and a supportive memory system via a common communication bus.
    Type: Grant
    Filed: April 1, 1997
    Date of Patent: October 31, 2000
    Assignee: LSI Logic Corporation
    Inventor: Carl Shaw