Patents by Inventor Carter Welling Kaanta

Carter Welling Kaanta has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6576848
    Abstract: A wiring structure with crossover capability is disclosed. The wiring utilizes a connection stud in a contact layer, beneath the plane of the otherwise-intersecting lines as a crossover. Thus, a first wire in a first metallization layer passes below a second wire in a second metallization layer by overlapping contact with the connection stud in the contact layer. In manufacturing the wiring structure of the present invention, no intervening insulative or via layers are used between the contact layer, the first metallization layer and the second metallization layer. However, care must be taken in device layout on the substrate to ensure that the connection stud is located above isolation areas rather than active device areas.
    Type: Grant
    Filed: November 22, 1996
    Date of Patent: June 10, 2003
    Assignee: International Business Machines Corporation
    Inventors: John Edward Cronin, John Andrew Hiltebeitel, Carter Welling Kaanta, James Gardner Ryan
  • Patent number: 6429473
    Abstract: A semiconductor chip with uniform topology includes a memory cell having a stacked capacitor self-aligned with a bitline. Thick insulation on the bitline and on interconnect wiring on supports circuits of the chip serves to provide the uniform topology and to provide for the self-alignment of the capacitor and bitline. Bitlines and support circuit interconnect wiring are both formed from the same level of metal but they are patterned in separate masking steps. The stacked capacitors are separated from each other by less than the minimum dimension of the photolithographic system used for fabrication.
    Type: Grant
    Filed: July 30, 1996
    Date of Patent: August 6, 2002
    Assignee: International Business Machines Corporation
    Inventors: John Edward Cronin, Carter Welling Kaanta, Brian John Machesney
  • Patent number: 5976963
    Abstract: A method is provided for filling undesired sublithographic contact hole defects in a semiconductor structure caused by misalignment and undesirable overlap of metal line images over contact openings during photolithographic patterning. Unwanted contact between conductive metallization levels through these defects is thereby diminished. The method also provides self-alignment of the lines and contact holes for subsequent formation of stud via connections through which contact is desired to underlying metallization levels. Deposition of a conformal sacrificial material film fills the small, undesired sublithographic contact hole image formed and covers both mask surfaces through which the misaligned line image and contact opening were etched. Isotropic etching removes the conformal layer from all planar surfaces except those of the undesired sublithographic contact hole image.
    Type: Grant
    Filed: May 26, 1998
    Date of Patent: November 2, 1999
    Assignee: International Business Machines, Corp.
    Inventors: John Edward Cronin, Carter Welling Kaanta
  • Patent number: 5760475
    Abstract: The present invention provides a conductive structure for use in semiconductor devices. The structure can be used to interconnect the various diffusion regions or electrodes of devices formed on a processed semiconductor substrate to a layer of metal, to interconnect overlying layers of metal or to provide the gate electrode of an FET device formed on the surface of a semiconductor substrate. Various embodiments of the invention are described, but in broad form the active metallurgy of the present invention comprises a thin continuous layer to titanium--titanium nitride and a thick layer of a refractory metal, e.g. tungsten, overlying the titanium nitride layer.
    Type: Grant
    Filed: November 14, 1994
    Date of Patent: June 2, 1998
    Assignee: International Business Machines Corporation
    Inventors: John Edward Cronin, Carter Welling Kaanta, Michael Albert Leach, Pei-ing Paul Lee
  • Patent number: 5759911
    Abstract: A method is provided for filling undesired sublithographic contact hole defects in a semiconductor structure caused by misalignment and undesirable overlap of metal line images over contact openings during photolithographic patterning. Unwanted contact between conductive metallization levels through these defects is thereby diminished. The method also provides self-alignment of the lines and contact holes for subsequent formation of stud via connections through which contact is desired to underlying metallization levels. Deposition of a conformal sacrificial material film fills the small, undesired sublithographic contact hole image formed and covers both mask surfaces through which the misaligned line image and contact opening were etched. Isotropic etching removes the conformal layer from all planar surfaces except those of the undesired sublithographic contact hole image.
    Type: Grant
    Filed: August 22, 1995
    Date of Patent: June 2, 1998
    Assignee: International Business Machines Corporation
    Inventors: John Edward Cronin, Carter Welling Kaanta
  • Patent number: 5677563
    Abstract: A semiconductor structure comprising two gate stacks of equal height but different composition. The two gate stacks each comprise two layers, with the first layer of each gate stack comprising the same material and the second layer of each gate stack comprising a different material. Each gate stack has an upper surface a distance `X` above the upper planar surface of a substrate of the semiconductor structure. Thus, the two gate stacks of different composition are of identical height.
    Type: Grant
    Filed: January 16, 1997
    Date of Patent: October 14, 1997
    Assignee: International Business Machines Corporation
    Inventors: John Edward Cronin, Carter Welling Kaanta, Randy William Mann, Darrell Meulemans, Gordon Seth Starkey