Patents by Inventor Catherine Mallardeau

Catherine Mallardeau has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7259414
    Abstract: This integrated circuit comprises a capacitor (23) formed above a substrate (1) inside a first cavity in a dielectric and comprising a first electrode, a second electrode, a thin dielectric layer placed between the two electrodes, and a structure (7) for connection to the capacitor. The connection structure is formed at the same level as the capacitor in a second cavity narrower than the first cavity, the said second cavity being completely filled by an extension of at least one of the electrodes of the capacitor.
    Type: Grant
    Filed: August 14, 2002
    Date of Patent: August 21, 2007
    Assignee: STMicroelectronics SA
    Inventors: Catherine Mallardeau, Pascale Mazoyer, Marc Piazza
  • Patent number: 7224015
    Abstract: The invention concerns a method which consists in forming on a substrate (1) coated with a dielectric material layer (3) provided with a window (3a), a stack of successive layers alternately of germanium or SiGe alloy (4, 6, 8) and polycrystalline silicon (5, 7, 9); selective partial elimination of the germanium or SiGe alloy layers, to form an tree-like structure; forming a thin layer of dielectric material (10) on the tree-like structure; and coating the tree-like structure with polycrystalline silicon (11). The invention is useful for making dynamic random-access memories.
    Type: Grant
    Filed: November 10, 2000
    Date of Patent: May 29, 2007
    Assignee: STMicroelectronics SA
    Inventors: Thomas Skotnicki, Malgorzata Jurczak, Catherine Mallardeau
  • Patent number: 6958505
    Abstract: There is provided an integrated circuit having active components including junctions formed in a monocrystalline substrate doped locally, and at least one passive component situated above the active components. The integrated circuit includes a first insulating layer separating the active components and abase of the passive component, and a metal terminal for electrically connecting the passive component with at least one of the active components. The metal terminal is formed in the thickness of the first insulating layer and has a contact surface that projects from the limits of a junction of the one active component. In a preferred embodiment, the passive component is a capacitor. Also provided is a method of fabricating an integrated circuit that includes MOS transistors and an onboard memory plane of DRAM cells in a matrix.
    Type: Grant
    Filed: September 18, 2001
    Date of Patent: October 25, 2005
    Assignee: STMicroelectronics S.A.
    Inventors: Catherine Mallardeau, Pascale Mazoyer, Marc Piazza
  • Publication number: 20040266099
    Abstract: This integrated circuit comprises a capacitor (23) formed above a substrate (1) inside a first cavity in a dielectric and comprising a first electrode, a second electrode, a thin dielectric layer placed between the two electrodes, and a structure (7) for connection to the capacitor.
    Type: Application
    Filed: August 20, 2004
    Publication date: December 30, 2004
    Inventors: Catherine Mallardeau, Pascale Mazoyer, Marc Piazza
  • Patent number: 6534811
    Abstract: A process for making a DRAM-type cell includes growing layers of silicon germanium and layers of silicon, by epitaxy from a silicon substrate; superposing a first layer of N+ doped silicon and a second layer of P doped silicon; and forming a transistor on the silicon substrate. The method also includes etching a trench in the extension of the transistor to provide an access to the silicon germanium layers relative to the silicon layers over a pre-set depth to form lateral cavities, and forming a capacitor in the trench and in the lateral cavities.
    Type: Grant
    Filed: January 9, 2002
    Date of Patent: March 18, 2003
    Assignee: STMicroelectronics S.A.
    Inventors: Thomas Skotnicki, Stéphane Monfray, Catherine Mallardeau
  • Publication number: 20030034821
    Abstract: There is provided an integrated circuit having active components including junctions formed in a monocrystalline substrate doped locally, and at least one passive component situated above the active components. The integrated circuit includes a first insulating layer separating the active components and abase of the passive component, and a metal terminal for electrically connecting the passive component with at least one of the active components. The metal terminal is formed in the thickness of the first insulating layer and has a contact surface that projects from the limits of a junction of the one active component. In a preferred embodiment, the passive component is a capacitor. Also provided is a method of fabricating an integrated circuit that includes MOS transistors and an onboard memory plane of DRAM cells in a matrix.
    Type: Application
    Filed: September 18, 2001
    Publication date: February 20, 2003
    Applicant: STMicroelectronics S.A.
    Inventors: Catherine Mallardeau, Pascale Mazoyer, Marc Piazza
  • Publication number: 20020090781
    Abstract: A process for making a DRAM-type cell includes growing layers of silicon germanium and layers of silicon, by epitaxy from a silicon substrate; superposing a first layer of N+ doped silicon and a second layer of P doped silicon; and forming a transistor on the silicon substrate. The method also includes etching a trench in the extension of the transistor to provide an access to the silicon germanium layers relative to the silicon layers over a pre-set depth to form lateral cavities, and forming a capacitor in the trench and in the lateral cavities.
    Type: Application
    Filed: January 8, 2002
    Publication date: July 11, 2002
    Applicant: STMicroelectronics S.A.
    Inventors: Thomas Skotnicki, Stephane Monfray, Catherine Mallardeau