Patents by Inventor Chaitali Biswas

Chaitali Biswas has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7076417
    Abstract: A method is disclosed for modeling and processing an asynchronous functional specification to provide an input to an architecture synthesis engine. The method includes the step of generating an initial task graph from the specification, the task graph having a number of executable tasks. Selected data and control connections are established between respective tasks in accordance with a specified set of rules to define some of the tasks to be deterministic, and other of the tasks to be non-deterministic. Each of the control connections is then marked, to provide an annotated task graph for use as an input to the architecture synthesis engine, the annotated task graph enabling the engine to employ specified scheduling techniques.
    Type: Grant
    Filed: September 5, 2001
    Date of Patent: July 11, 2006
    Assignee: Agilent Technologies, Inc.
    Inventors: Rajiv Jain, Alan Peisheng Su, Chaitali Biswas
  • Patent number: 7031887
    Abstract: A method is provided for exploring alternative architectures for partitioning computer system resources to execute multiple task specifications. An initial master task graph is formed from the multiple task specifications, the initial master task graph including at least one hierarchical task with pointers to either AND sub-task graphs or XOR sub-task graphs. The initial master task graph is processed to provide a selected number of final master task graphs, each of the final master task graphs comprising a list of AND task graphs. A family of architectures is generated for each of the final master task graphs, each of the architectures generated for a given master task graph being capable of executing every AND task graph included therein.
    Type: Grant
    Filed: July 31, 2001
    Date of Patent: April 18, 2006
    Assignee: Agilent Technologies, Inc.
    Inventors: Rajiv Jain, Alan Peisheng Su, Chaitali Biswas
  • Publication number: 20030046044
    Abstract: A method is disclosed for modeling and processing an asynchronous functional specification to provide an input to an architecture synthesis engine. The method includes the step of generating an initial task graph from the specification, the task graph having a number of executable tasks. Selected data and control connections are established between respective tasks in accordance with a specified set of rules to define some of the tasks to be deterministic, and other of the tasks to be non-deterministic. Each of the control connections is then marked, to provide an annotated task graph for use as an input to the architecture synthesis engine, the annotated task graph enabling the engine to employ specified scheduling techniques.
    Type: Application
    Filed: September 5, 2001
    Publication date: March 6, 2003
    Inventors: Rajiv Jain, Alan Peisheng Su, Chaitali Biswas
  • Publication number: 20030028578
    Abstract: A method is provided for exploring alternative architectures for partitioning computer system resources to execute multiple task specifications. An initial master task graph is formed from the multiple task specifications, the initial master task graph including at least one hierarchical task with pointers to either AND sub-task graphs or XOR sub-task graphs. The initial master task graph is processed to provide a selected number of final master task graphs, each of the final master task graphs comprising a list of AND task graphs. A family of architectures is generated for each of the final master task graphs, each of the architectures generated for a given master task graph being capable of executing every AND task graph included therein.
    Type: Application
    Filed: July 31, 2001
    Publication date: February 6, 2003
    Inventors: Rajiv Jain, Alan Peisheng Su, Chaitali Biswas