Patents by Inventor Chandan Muddamsetty

Chandan Muddamsetty has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12164439
    Abstract: Aspects of the disclosure are directed to a packet cache eviction engine for reliable transport protocols of a network. The packet cache eviction engine can manage on-chip cache occupancy by evicting lower priority packets to off-chip memory and ensuring that higher priority packets are kept on-chip to achieve higher performance and lower latency in processing packets in the network.
    Type: Grant
    Filed: June 2, 2023
    Date of Patent: December 10, 2024
    Assignee: Google LLC
    Inventors: Chandan Muddamsetty, Jiazhen Zheng, Weiwei Jiang, Shivang Ghetia, Abhishek Agarwal, Srinivas Vaduvatha
  • Publication number: 20240403228
    Abstract: Aspects of the disclosure are directed to a packet cache eviction engine for reliable transport protocols of a network. The packet cache eviction engine can manage on-chip cache occupancy by evicting lower priority packets to off-chip memory and ensuring that higher priority packets are kept on-chip to achieve higher performance and lower latency in processing packets in the network.
    Type: Application
    Filed: June 2, 2023
    Publication date: December 5, 2024
    Inventors: Chandan Muddamsetty, Jiazhen Zheng, Weiwei Jiang, Shivang Ghetia, Abhishek Agarwal, Srinivas Vaduvatha
  • Patent number: 9465759
    Abstract: Systems and methods for a universal Serializer-Deserializer (SerDes) architecture are described. In various implementations, a transceiver may include: a first plurality of data flip-flops coupled to a data lookup circuit of a SerDes interface; a second plurality of data flip-flops coupled to the data lookup circuit; a plurality of latches, each latch of the plurality of latches coupled to a corresponding data flip-flop of the second plurality of data flip-flops; and a plurality of multiplexers coupled to the plurality of latches, to the first plurality of data flip-flops, and to a transmitter circuit.
    Type: Grant
    Filed: July 17, 2014
    Date of Patent: October 11, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Somasunder Kattepura Sreenath, Gururaj Kulkarni, Chandan Muddamsetty, Pradeep Kumar Ubbala
  • Publication number: 20160019174
    Abstract: Systems and methods for a universal Serializer-Deserializer (SerDes) architecture are described. In various implementations, a transceiver may include: a first plurality of data flip- flops coupled to a data lookup circuit of a SerDes interface; a second plurality of data flip-flops coupled to the data lookup circuit; a plurality of latches, each latch of the plurality of latches coupled to a corresponding data flip-flop of the second plurality of data flip-flops; and a plurality of multiplexers coupled to the plurality of latches, to the first plurality of data flip-flops, and to a transmitter circuit.
    Type: Application
    Filed: July 17, 2014
    Publication date: January 21, 2016
    Inventors: Somasunder Kattepura Sreenath, Gururaj Kulkarni, Chandan Muddamsetty, Pradeep Kumar Ubbala