Patents by Inventor Chandrahasa Reddy Dinnipati

Chandrahasa Reddy Dinnipati has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11881241
    Abstract: A structure includes an array of nonvolatile memory cells, wordlines and bitlines connected to the nonvolatile memory cells, sense amplifiers connected to the nonvolatile memory cells, and reference cells connected to the sense amplifiers. Each of the reference cells has a transistor connected to a variable resistor, one of the wordlines, a reference bitline separate from the bitlines, and the sense amplifiers.
    Type: Grant
    Filed: March 31, 2022
    Date of Patent: January 23, 2024
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Chandrahasa Reddy Dinnipati, Ramesh Raghavan, Bipul C. Paul
  • Patent number: 11881258
    Abstract: Embodiments of the present disclosure provide an apparatus including: a sense amplifier coupled to a memory array and having a set of output terminals, a latch coupled to a first output terminal of the sense amplifier, and a comparator coupled to the latch and a second output terminal of the sense amplifier.
    Type: Grant
    Filed: July 16, 2021
    Date of Patent: January 23, 2024
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Ramesh Raghavan, Balaji Jayaraman, Chandrahasa Reddy Dinnipati
  • Publication number: 20240021243
    Abstract: Disclosed is a sense circuit with first and second branches connected to first and second inputs of an amplifier. The first branch includes series-connected first transistors between a voltage rail and a data line and a first node between two first transistors and connected to the first input. First transistors on either side of the first node receive corresponding gate bias voltages. The second branch includes series-connected second transistors between the voltage rail and a reference device and a second node between two second transistors and connected to the second input. One first transistor and one second transistor share a common control signal. The first and second branches independently and concurrently generate data and reference voltages on the first and second nodes and the difference between them is sensed by the amplifier. Also disclosed are a non-volatile memory structure incorporating the sense circuit and a method.
    Type: Application
    Filed: July 14, 2022
    Publication date: January 18, 2024
    Inventors: Chandrahasa Reddy Dinnipati, Bipul C. Paul, Ramesh Raghavan
  • Publication number: 20230317130
    Abstract: A structure includes an array of nonvolatile memory cells, wordlines and bitlines connected to the nonvolatile memory cells, sense amplifiers connected to the nonvolatile memory cells, and reference cells connected to the sense amplifiers. Each of the reference cells has a transistor connected to a variable resistor, one of the wordlines, a reference bitline separate from the bitlines, and the sense amplifiers.
    Type: Application
    Filed: March 31, 2022
    Publication date: October 5, 2023
    Applicant: GlobalFoundries U.S. Inc.
    Inventors: Chandrahasa Reddy Dinnipati, Ramesh Raghavan, Bipul C. Paul
  • Publication number: 20230012844
    Abstract: Embodiments of the present disclosure provide an apparatus including: a sense amplifier coupled to a memory array and having a set of output terminals, a latch coupled to a first output terminal of the sense amplifier, and a comparator coupled to the latch and a second output terminal of the sense amplifier.
    Type: Application
    Filed: July 16, 2021
    Publication date: January 19, 2023
    Inventors: Ramesh Raghavan, Balaji Jayaraman, Chandrahasa Reddy Dinnipati
  • Patent number: 11329836
    Abstract: A Physically Unclonable Function (PUF) structure includes an array of twin cells divided into two portions: one with first columns and one with second columns. Cells in each first column are connected to a corresponding pair of first bitlines. Cells in each second column are connected to a corresponding pair of second bitlines. A first column decoder is connected to the first bitlines and to a first input of sense amplifier (SA) and a second column decoder is connected to the second bitlines and to a second input of SA. Each read operation to generate a bit is directed to a first cell in a first column and a second cell in a second column and, during the read operation, signals on only one first bitline of the first column containing the first cell and only one second bitline of the second column containing the second cell are compared.
    Type: Grant
    Filed: March 12, 2021
    Date of Patent: May 10, 2022
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Toshiaki Kirihata, Balaji Jayaraman, Chandrahasa Reddy Dinnipati, Ramesh Raghavan