Patents by Inventor Chang-Fu Kuo

Chang-Fu Kuo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090227222
    Abstract: A wireless receiver with automatic gain control and a method for automatic gain control of a receiving circuit utilized in a wireless receiver are provided. The receiving circuit includes a programmable gain amplifier and a low noise amplifier, and the method includes: comparing a gain code of the programmable gain amplifier with a predetermined code range, wherein the gain code is determined by a frequency signal received through the low noise amplifier; and adjusting a gain of the low noise amplifier when the gain code is out of the predetermined code range.
    Type: Application
    Filed: March 4, 2008
    Publication date: September 10, 2009
    Inventors: Chao-Hsin Lu, Chang-Fu Kuo
  • Patent number: 7508277
    Abstract: The invention provides a phase-locked loop (PLL). Since a loop bandwidth of the PLL is a function of a gain of a phase detector and a gain of a voltage controlled oscillator (VCO), by adjusting the gain of the phase detector, the variation of the gain of the VCO (i.e., the tuning sensitivity) is compensated, so that the loop bandwidth of the PLL becomes more stable.
    Type: Grant
    Filed: March 15, 2005
    Date of Patent: March 24, 2009
    Assignee: MediaTek Inc.
    Inventors: Chang-Fu Kuo, Po-Sen Tseng, Shou-Tsung Wang, Ling-Wei Ko
  • Patent number: 7363013
    Abstract: A phase lock loop receives a baseband signal which has an input frequency, and modulating the baseband signal to be a corresponding RF signal which has a predetermined transmission frequency for transmitting. The phase lock loop comprises a programmable divider, a modulator, a phase detector, a charging pump, a loop filter, a voltage-controlled oscillator and a frequency converter. The programmable divider divides the frequency of a local oscillating signal by a programmable divisor to generate a reference signal. The modulator receives the baseband signal, modulates the frequency of the reference signal according to the baseband signal, and generates a corresponding first comparison signal. The frequency converter receives the feedback RF signal and the local oscillating signal and outputs the second comparison signal according to the frequency difference. The divisor of the divider is programmable to avoid the spur frequency being generated because the local oscillating signal is interfered.
    Type: Grant
    Filed: October 28, 2003
    Date of Patent: April 22, 2008
    Assignee: MediaTek Inc.
    Inventors: Chang-Fu Kuo, Ling-Wei Ke, Jen-Chiou Bo, Shou-Tsung Wang, Kuang-Kai Teng
  • Publication number: 20080089445
    Abstract: A Global Positioning System (GPS) receiver integrated with a cellular phone system, comprising a single-balanced mixer, a poly phase filter, a channel select filter, an analog-to-digital converter, a reference frequency source, and a PLL unit is disclosed. The single-balanced mixer downconverts a GPS signal to generate an in-phase signal I and a quadrature signal Q. The poly phase filter generates an IF signal based on the in-phase signal I and the quadrature signal Q. The channel select filter receives the IF signal to filter unwanted channel signals. The analog-to-digital converter converts the signal from the channel select filter to a digital output signal. The reference frequency source provides a reference frequency to the analog-to-digital converter. The PLL unit receives the reference frequency for generating a clock signal to the single-balanced mixer for downconversion.
    Type: Application
    Filed: December 29, 2006
    Publication date: April 17, 2008
    Inventors: Chang-Fu Kuo, Min Jie Wu, Beng Hwee Ong, Wee Liang Lien
  • Publication number: 20070268643
    Abstract: A system capable of limiting a current through a load and a method thereof. The system comprises a current sensor, a determination circuit, and a current mirror circuit. The current sensor, coupled to the load, produces a current indication indicating the current. The determination circuit, coupled to the current sensor, generates a short-circuit signal when the current exceeds a predetermined threshold. The current mirror circuit, coupled to a voltage source, the current sensor and the determination circuit, comprises a current mirror and a bypass path, delivers a mirrored current from the current mirror to the load upon receiving the short-circuit signal, and passes the current from the voltage source through the bypass path to the load in the absence of the short-circuit signal.
    Type: Application
    Filed: March 19, 2007
    Publication date: November 22, 2007
    Applicant: MEDIATEK SINGAPORE PTE LTD
    Inventors: Beng Hwee Ong, Wee Liang Lien, Min Jie Wu, Chang-Fu Kuo
  • Publication number: 20070132491
    Abstract: The present invention provides a charge pump in a phase lock loop circuit. The phase lock loop circuit comprises a voltage controlled oscillator (VCO) for producing a variable frequency output signal in response to a VCO control voltage. The charge pump comprises a current generating module for providing a first current, a second circuit for providing a bias current according to a bias control signal, a current mirror circuit that comprises a first current generating unit for generating a third current proportional to a sum of the first current and the second current, and a second current generating unit for generating a fourth current proportional to the sum of the first current and the second current, a first switch for sourcing the third current according to a first control signal and a second switch for sinking the fourth current according to a second control signal.
    Type: Application
    Filed: December 12, 2005
    Publication date: June 14, 2007
    Inventors: Chang-Fu Kuo, Tser-Yu Lin
  • Patent number: 7129789
    Abstract: A fast-locking apparatus and method for frequency synthesis. A transition detector receives a first pulse signal indicative that the phase of an input signal leads that of a reference signal, receives a second pulse signal indicative that the phase of the input signal lags that of the reference signal, and generates a state signal indicative of whether the first pulse signal is ahead of the second pulse signal. A pulse-width detector generates a first width signal indicative of into which range the width of the first pulse signal falls; another pulse-width detector generates a second width signal indicative of into which range the width of the second pulse signal falls. According to the state signal and the first and the second width signals, control logic generates a regulation signal for use in adjusting the frequency of the input signal.
    Type: Grant
    Filed: January 3, 2005
    Date of Patent: October 31, 2006
    Assignee: Mediatek Inc.
    Inventors: Chi-Ming Hsiao, Chang-Fu Kuo
  • Publication number: 20060208804
    Abstract: The invention provides a phase-locked loop (PLL). Since a loop bandwidth of the PLL is a function of a gain of a phase detector and a gain of a voltage controlled oscillator (VCO), by adjusting the gain of the phase detector, the variation of the gain of the VCO (i.e., the tuning sensitivity) is compensated, so that the loop bandwidth of the PLL becomes more stable.
    Type: Application
    Filed: March 15, 2005
    Publication date: September 21, 2006
    Inventors: Chang-Fu Kuo, Po-Sen Tseng, Shou-Tsung Wang, Ling-Wei Ko
  • Publication number: 20060145732
    Abstract: A fast-locking apparatus and method for frequency synthesis. A transition detector receives a first pulse signal indicative that the phase of an input signal leads that of a reference signal, receives a second pulse signal indicative that the phase of the input signal lags that of the reference signal, and generates a state signal indicative of whether the first pulse signal is ahead of the second pulse signal. A pulse-width detector generates a first width signal indicative of into which range the width of the first pulse signal falls; another pulse-width detector generates a second width signal indicative of into which range the width of the second pulse signal falls. According to the state signal and the first and the second width signals, control logic generates a regulation signal for use in adjusting the frequency of the input signal.
    Type: Application
    Filed: January 3, 2005
    Publication date: July 6, 2006
    Inventors: Chi-Ming Hsiao, Chang-Fu Kuo
  • Patent number: 6759838
    Abstract: A phase-locked loop with dual-mode phase/frequency detection is provided. The phase-locked loop circuit includes a dual-mode phase/frequency detector, a loop filter, a voltage-controlled oscillator, and a frequency converter. In addition, the dual-mode phase/frequency detector includes a digital phase/frequency detector, an analog phase/frequency detector, a charge pump, and a control unit. When the phase-locked loop circuit starts, the control unit causes a detection output signal from the dual-mode phase/frequency detector to correspond to a digital signal from the digital phase/frequency detector. When the phase-locked loop circuit approaches a lock state, the control unit causes the detection output signal to correspond to an analog signal from the analog phase/frequency detector. The phase-locked loop with dual-mode phase/frequency detection has the advantages of providing linear characteristics, fast switching speed, and high sensitivity.
    Type: Grant
    Filed: March 28, 2002
    Date of Patent: July 6, 2004
    Assignee: Mediatek Inc.
    Inventors: Kuang-Chung Tao, Chi-Ming Hsiao, Chang-Fu Kuo
  • Publication number: 20040087289
    Abstract: A phase lock loop receives a baseband signal which has an input frequency, and modulating the baseband signal to be a corresponding RF signal which has a predetermined transmission frequency for transmitting. The phase lock loop comprises a programmable divider, a modulator, a phase detector, a charging pump, a loop filter, a voltage-controlled oscillator and a frequency converter. The programmable divider divides the frequency of a local oscillating signal by a programmable divisor to generate a reference signal. The modulator receives the baseband signal, modulates the frequency of the reference signal according to the baseband signal, and generates a corresponding first comparison signal. The frequency converter receives the feedback RF signal and the local oscillating signal and outputs the second comparison signal according to the frequency difference. The divisor of the divider is programmable to avoid the spur frequency being generated because the local oscillating signal is interfered.
    Type: Application
    Filed: October 28, 2003
    Publication date: May 6, 2004
    Applicant: MediaTek Inc.
    Inventors: Chang-Fu Kuo, Ling-Wei Ke, Jen-Chiou Bo, Shou-Tsung Wang, Kuang-Kai Teng
  • Publication number: 20020158621
    Abstract: A phase-locked loop with dual-mode phase/frequency detection is provided. The phase-locked loop circuit includes a dual-mode phase/frequency detector, a loop filter, a voltage-controlled oscillator, and a frequency converter. In addition, the dual-mode phase/frequency detector includes a digital phase/frequency detector, an analog phase/frequency detector, a charge pump, and a control unit. When the phase-locked loop circuit starts, the control unit causes a detection output signal from the dual-mode phase/frequency detector to correspond to a digital signal from the digital phase/frequency detector. When the phase-locked loop circuit approaches a lock state, the control unit causes the detection output signal to correspond to an analog signal from the analog phase/frequency detector. The phase-locked loop with dual-mode phase/frequency detection has the advantages of providing linear characteristics, fast switching speed, and high sensitivity.
    Type: Application
    Filed: March 28, 2002
    Publication date: October 31, 2002
    Inventors: Kuang-Chung Tao, Chi-Ming Hsiao, Chang-Fu Kuo