Patents by Inventor Chang-Hu Tsai

Chang-Hu Tsai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7268086
    Abstract: A method of reducing critical dimension is provided. A dielectric layer is formed on a substrate. Then, a patterned photoresist is formed on the dielectric layer to expose part of the dielectric layer, wherein the patterned photoresist has a first line width. An etching process is performed to remove the exposed dielectric layer by using the patterned photoresist as an etching mask, wherein the final line width of the dielectric layer is smaller than the first line width. The conditions of the etching process include an etching pressure at 80 torr to 400 torr, an etching gas that includes a fluorocarbon compound and oxygen, wherein the ratio of the fluorocarbon compound to the oxygen is large than 0 and less than 10. Consequently, the etching process can be stabilized to form a smooth sidewall for the gate and to provide a uniform critical dimension.
    Type: Grant
    Filed: August 25, 2005
    Date of Patent: September 11, 2007
    Assignee: United Microelectronics Corp.
    Inventor: Chang-Hu Tsai
  • Publication number: 20070051696
    Abstract: A method of reducing critical dimension is provided. A dielectric layer is formed on a substrate. Then, a patterned photoresist is formed on the dielectric layer to expose part of the dielectric layer, wherein the patterned photoresist has a first line width. An etching process is performed to remove the exposed dielectric layer by using the patterned photoresist as an etching mask, wherein the final line width of the dielectric layer is smaller than the first line width. The conditions of the etching process include an etching pressure at 80 torr to 400 torr, an etching gas that includes a fluorocarbon compound and oxygen, wherein the ratio of the fluorocarbon compound to the oxygen is large than 0 and less than 10. Consequently, the etching process can be stabilized to form a smooth sidewall for the gate and to provide a uniform critical dimension.
    Type: Application
    Filed: August 25, 2005
    Publication date: March 8, 2007
    Inventor: Chang-Hu Tsai
  • Publication number: 20060292883
    Abstract: A method of manufacturing a semiconductor device is disclosed. A gate is formed on a semiconductor substrate. A gate oxide is formed between the gate and the semiconductor substrate. A silicon oxide liner layer is deposited on the gate and on the semiconductor substrate. A silicon nitride layer is then deposited on the silicon oxide liner layer. The silicon nitride layer is anisotropically etched by employing plasma created by using plasma source gas containing hydrogen bromide and chlorine thereby forming spacer on sidewalls of the gate. The hydrogen bromide plasma is produced at a temperature of about 50-150° C., a pressure of 5-200 mTorr, a source power of no less than 800 Watts, and a bias power of about 100-200 Watts.
    Type: Application
    Filed: June 28, 2005
    Publication date: December 28, 2006
    Inventor: Chang-Hu Tsai
  • Publication number: 20060068593
    Abstract: A patterning method is provided. First, a substrate comprising a film formed thereon is provided. Then, a photoresist layer is formed over the film. Next, the photoresist layer is developed to form a patterned photoresist layer. Then, the film is etched using a dry etching method. In addition, the dry etching method is performed at a temperature range of about ?50° C. to about 50° C. using the patterned photoresist layer as an etching mask.
    Type: Application
    Filed: September 30, 2004
    Publication date: March 30, 2006
    Inventors: Chang-Hu Tsai, Prudence Wu