Patents by Inventor Chang Hyup Shin

Chang Hyup Shin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9799827
    Abstract: A method of manufacturing an electronic device including a semiconductor memory is provided. The method may include forming a material layer for forming a variable resistance element over a substrate, forming a metal layer over the material layer, forming a mask pattern over the metal layer, forming a metal layer pattern by etching the metal layer using the mask pattern as an etch barrier, performing a surface treatment on the metal layer pattern, and etching the material layer using the metal layer pattern and the metal compound layer as an etch barrier to form a variable resistance element having an external side aligned with an external side of the metal compound layer. An external part of the metal layer pattern may be transformed into a metal compound layer. The metal compound layer may have a low etch rate as an etch barrier.
    Type: Grant
    Filed: October 9, 2015
    Date of Patent: October 24, 2017
    Assignee: SK hynix Inc.
    Inventors: Min-Suk Lee, Chang-Hyup Shin
  • Publication number: 20170069835
    Abstract: According to one embodiment, a method of manufacturing a magnetoresistive memory device includes forming a base substrate including a conductive electrode exposed at a part of a surface, forming a stacked layer structure for a magnetoresistive element on the base substrate, processing the stacked layer structure by etching and thereby forming the magnetoresistive element on the electrode, and exposing the magnetoresistive element to an atmosphere of oxygen radicals.
    Type: Application
    Filed: March 9, 2016
    Publication date: March 9, 2017
    Applicants: KABUSHIKI KAISHA TOSHIBA, SK HYNIX INC.
    Inventors: Yasuyuki SONODA, Min Suk LEE, Chang Hyup SHIN, Ji Hwan HWANG
  • Publication number: 20160087004
    Abstract: According to one embodiment, a magnetic memory includes a magnetic element, and a metal layer stacked on the magnetic element. H/D>1.47 is satisfied, where H denotes a sum of thicknesses of the magnetic element and the metal layer in a first direction in which the magnetic element and the metal layer are stacked, and D denotes a width of the magnetic element in a second direction perpendicular to the first direction.
    Type: Application
    Filed: March 2, 2015
    Publication date: March 24, 2016
    Inventors: Yasuyuki SONODA, Min Suk LEE, Ji Hwan HWANG, Chang Hyup SHIN, Masatoshi YOSHIKAWA
  • Publication number: 20160035972
    Abstract: This technology provides an electronic device and a method of fabricating the same. An electronic device in accordance with an implementation of this document includes semiconductor memory, and the semiconductor memory includes a lower electrode, a variable resistance element over the lower electrode, an upper electrode disposed over the variable resistance element and including metal, and a metal compound layer configured to surround a side of the upper electrode. The metal compound layer includes a compound of the metal of the upper electrode.
    Type: Application
    Filed: October 9, 2015
    Publication date: February 4, 2016
    Inventors: Min-Suk Lee, Chang-Hyup Shin
  • Patent number: 9159912
    Abstract: This technology provides an electronic device and a method of fabricating the same. An electronic device in accordance with an implementation of this document includes semiconductor memory, and the semiconductor memory includes a lower electrode, a variable resistance element over the lower electrode, an upper electrode disposed over the variable resistance element and including metal, and a metal compound layer configured to surround a side of the upper electrode. The metal compound layer includes a compound of the metal of the upper electrode.
    Type: Grant
    Filed: May 10, 2014
    Date of Patent: October 13, 2015
    Assignee: SK hynix Inc.
    Inventors: Min-Suk Lee, Chang-Hyup Shin
  • Publication number: 20150029779
    Abstract: This technology provides an electronic device and a method of fabricating the same. An electronic device in accordance with an implementation of this document includes semiconductor memory, and the semiconductor memory includes a lower electrode, a variable resistance element over the lower electrode, an upper electrode disposed over the variable resistance element and including metal, and a metal compound layer configured to surround a side of the upper electrode. The metal compound layer includes a compound of the metal of the upper electrode.
    Type: Application
    Filed: May 10, 2014
    Publication date: January 29, 2015
    Applicant: SK hynix Inc.
    Inventors: Min-Suk Lee, Chang-Hyup Shin
  • Patent number: 8907435
    Abstract: A method for manufacturing a semiconductor memory device includes sequentially depositing a bottom electrode layer, a magnetic tunnel junction (MTJ) layer, a first top electrode layer, a second top electrode layer and a mask layer, etching the mask layer and forming a mask pattern, etching the second top electrode layer and the first top electrode layer by using the mask pattern as an etch barrier, etching the MTJ layer by using the mask layer and the second top electrode layer as an etch barrier, and etching the bottom electrode layer by using the first top electrode layer as an etch barrier.
    Type: Grant
    Filed: March 18, 2013
    Date of Patent: December 9, 2014
    Assignee: SK Hynix Inc.
    Inventors: Min Suk Lee, Byung Gu Gyun, Bo Kyoung Jung, Chang Hyup Shin
  • Patent number: 8420408
    Abstract: A method for manufacturing a semiconductor memory device includes sequentially depositing a bottom electrode layer, a magnetic tunnel junction (MTJ) layer, a first top electrode layer, a second top electrode layer and a mask layer, etching the mask layer and forming a mask pattern, etching the second top electrode layer and the first top electrode layer by using the mask pattern as an etch barrier, etching the MTJ layer by using the mask layer and the second top electrode layer as an etch barrier, and etching the bottom electrode layer by using the first top electrode layer as an etch barrier.
    Type: Grant
    Filed: July 21, 2011
    Date of Patent: April 16, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Min Suk Lee, Byung Gu Gyun, Bo Kyoung Jung, Chang Hyup Shin
  • Publication number: 20120018826
    Abstract: A method for manufacturing a semiconductor memory device includes sequentially depositing a bottom electrode layer, a magnetic tunnel junction (MTJ) layer, a first top electrode layer, a second top electrode layer and a mask layer, etching the mask layer and forming a mask pattern, etching the second top electrode layer and the first top electrode layer by using the mask pattern as an etch barrier, etching the MTJ layer by using the mask layer and the second top electrode layer as an etch barrier, and etching the bottom electrode layer by using the first top electrode layer as an etch barrier.
    Type: Application
    Filed: July 21, 2011
    Publication date: January 26, 2012
    Applicant: Hynix Semiconductor Inc.
    Inventors: Min Suk LEE, Byung Gu Gyun, Bo Kyoung Jung, Chang Hyup Shin