Patents by Inventor Changju LIU

Changju LIU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11641533
    Abstract: The present invention belongs to the technical field of CMOS image sensors, and particularly relates to an on-chip multiplexing pixel control circuit for controlling a super-large area array splicing CMOS image sensor. The multiplexing type pixel control circuit includes at least one multiplexing unit, each multiplexing unit includes L levels of serial pixel control sub-circuits and a windowing address gating circuit. Through the different positions of the multiplexing units in the whole chip, the group address buffer circuits of the multiplexing units generate different group address reference signals, which are compared with a group decoding address generated in a group decoding address buffer circuit to realize group decoding and gate the multiplexing unit. Meanwhile, the serial pixel control sub-circuit in the multiplexing unit is compared with a row decoding address to realize exposure and readout control of a corresponding row of the multiplexing unit.
    Type: Grant
    Filed: April 22, 2020
    Date of Patent: May 2, 2023
    Assignee: China Electronics Technology Group Corporation No.44 Research Institute
    Inventors: Zhijun Wu, Changju Liu, Yiqiang Li
  • Publication number: 20220311963
    Abstract: The present invention belongs to the technical field of CMOS image sensors, and particularly relates to an on-chip multiplexing pixel control circuit for controlling a super-large area array splicing CMOS image sensor. The multiplexing type pixel control circuit includes at least one multiplexing unit, each multiplexing unit includes L levels of serial pixel control sub-circuits and a windowing address gating circuit. Through the different positions of the multiplexing units in the whole chip, the group address buffer circuits of the multiplexing units generate different group address reference signals, which are compared with a group decoding address generated in a group decoding address buffer circuit to realize group decoding and gate the multiplexing unit. Meanwhile, the serial pixel control sub-circuit in the multiplexing unit is compared with a row decoding address to realize exposure and readout control of a corresponding row of the multiplexing unit.
    Type: Application
    Filed: April 22, 2020
    Publication date: September 29, 2022
    Applicant: CHINA ELECTRONICS TECHNOLOGY GROUP CORPORATION NO. 44 RESEARCH INSTITUTE
    Inventors: Zhijun WU, Changju LIU, Yiqiang LI