Patents by Inventor Chao-Yu Chen

Chao-Yu Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6643718
    Abstract: A barrier control scheme controls the order dependency of items in a multiple FIFO queue structure. The barrier control scheme includes a cycle ID generator, a barrier bit/barrier ID generator and a cycle ID and barrier ID comparator. Each incoming item to the FIFOs is assigned a cycle ID. If an incoming item of a first FIFO has order dependency on items of a second FIFO, a barrier bit is set and a barrier ID is determined and generated by the barrier bit/barrier ID generator. The barrier bit and barrier ID are inserted in the first FIFO along with other fields of the incoming item. When an item is to be consumed, the cycle ID and barrier ID comparator compares its barrier ID and the cycle IDs of items in the second FIFO. The item to be consumed is blocked until all items on which the item is dependent are consumed in the second FIFO.
    Type: Grant
    Filed: July 21, 2000
    Date of Patent: November 4, 2003
    Assignee: Silicon Integrated Systems Corporation
    Inventors: Chao-Yu Chen, Hui-Neng Chang, Sui-His Chu
  • Publication number: 20030125745
    Abstract: A bone fixing device includes a screw and a screwdriver each of which is made of non-magnetic and bioabsorable materials. The screw has a head formed with at least one slot and a threaded portion separated from the head by a neck. The screwdriver cooperates with the slot to apply a force to the screw.
    Type: Application
    Filed: October 8, 2002
    Publication date: July 3, 2003
    Applicant: Bio One Tech Inc.
    Inventors: How Tseng, Jiunn-Liang Chen, Chao-Yu Chen
  • Patent number: 6549991
    Abstract: All memory commands are classified into two categories: background commands and foreground commands, depending on whether they are data related or not. The pointed background command and foreground commands are issued onto the DRAM bus at the earliest time when the required constrains are met. The background and foreground FSM controllers work in a pipelined or overlapped manner.
    Type: Grant
    Filed: August 31, 2000
    Date of Patent: April 15, 2003
    Assignee: Silicon Integrated Systems Corp.
    Inventors: Po-Wei Huang, Ming-Hsien Lee, Hui-Neng Chang, Chao-Yu Chen, Sui-Hsin Chu
  • Publication number: 20030041233
    Abstract: A method is provided to reduce strapping devices in a computer system having at least one configurable device, which includes the following steps. A configuration value stored in a non-volatile memory is first provided. During power-up and reset of the computer system, a processor reset signal and a bus reset signal of a high-speed peripheral bus are both asserted, wherein the high-speed peripheral bus is included in the computer system. When an operation clock of the high-speed peripheral bus reaches its working voltage and frequency, the configuration value is fetched from the non-volatile memory. The fetching step is repeated until a most significant bit (MSB) of a fetched configuration value changes from a first state to a second state.
    Type: Application
    Filed: August 23, 2001
    Publication date: February 27, 2003
    Inventors: Jen-Pin Su, Chun-Chieh Wu, Chao-Yu Chen