Patents by Inventor Charles G. Bigler

Charles G. Bigler has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5691242
    Abstract: A method for packaging an integrated circuit begins by providing an organic substrate (310) having at least one device site (312). Within each device site, one or more electronic devices (532) is mounted. Around the device site, slots (316) and corner holes (318) are formed. In one embodiment, a negative feature, such as a notch (326), is formed in the substrate along the inner edge (315) of the slots. After the electronic device is mounted and encapsulated in a plastic package body (320), the device is excised from the substrate by punching corner regions of a final package perimeter (317). The placement of the slots, corner holes, and notches results in a punch periphery that is free from burrs, provides maximum active interconnect area, and minimizes surface and/or edge damage during the punch operation. Instead of forming notches, a positive feature, such as a protrusion (426) can be incorporated into a punching tool segment (428) to provide the same benefits.
    Type: Grant
    Filed: February 26, 1996
    Date of Patent: November 25, 1997
    Assignee: Motorola, Inc.
    Inventors: Victor K. Nomi, John R. Pastore, Charles G. Bigler
  • Patent number: 5517056
    Abstract: A leadframe (30) having a novel resin injecting area (44) is disclosed to facilitate and control the removal of a molded gate (18) prior to excising a semiconductor device(70) from a carrier ring (14). The carrier ring has a corner which is on a diagonal with a corner of the package body (12) to form the resin injecting area. The resin injecting area of the leadframe has a hole (48) and an extension bar (50) extending from the hole to connect to a tie bar (36), which supports a die pad (32), inside the package body. The hole in the leadframe is designed for retaining a molded gate. The extension bar is designed to make the removal of a portion of a molded gate easier and more controllable. The semiconductor device can be shipped in the carrier ring with a portion of the molded gate already removed.
    Type: Grant
    Filed: September 30, 1993
    Date of Patent: May 14, 1996
    Assignee: Motorola, Inc.
    Inventors: Charles G. Bigler, Alan H. Woosley, Michael B. McShane
  • Patent number: 5455200
    Abstract: A semiconductor device (10) has a lead-on-chip (LOC) configuration. Leads (24) of the device have central portions (36) which are electrically coupled to peripheral bond pads (14) by conductive wires (30). Inner portions (38) of the leads extend from the central portions toward centerline A--A for improved adhesion and to provide an internal clamping area (41) which stabilizes the leads during wire bonding. In one embodiment, tie bar (22) of leadframe (16) is used to distribute power across semiconductor chip (12). The leadframe may also include chip alignment features (50) and tape alignment features (52) to align chip (12) and insulating tape (18) to the leadframe, respectively.
    Type: Grant
    Filed: July 27, 1993
    Date of Patent: October 3, 1995
    Assignee: Motorola, Inc.
    Inventors: Charles G. Bigler, James J. Casto, Michael B. McShane, David D. Afshar
  • Patent number: 5381036
    Abstract: A semiconductor device (10) has a lead-on-chip (LOC) configuration. Leads (24) of the device have central portions (36) which are electrically coupled to peripheral bond pads (14) by conductive wires (30). Inner portions (38) of the leads extend from the central portions toward centerline A--A for improved adhesion and to provide an internal clamping area (41) which stabilizes the leads during wire bonding. In one embodiment, tie bar (22) of leadframe (16) is used to distribute power across semiconductor chip (12). The leadframe may also include chip alignment features (50) and tape alignment features (52) to align chip (12) and insulating tape (18) to the leadframe, respectively.
    Type: Grant
    Filed: August 16, 1993
    Date of Patent: January 10, 1995
    Assignee: Motorola, Inc.
    Inventors: Charles G. Bigler, James J. Casto, Michael B. McShane, David D. Afshar
  • Patent number: 5060052
    Abstract: In a TAB bonded semiconductor device, off-chip power and ground distribution is provided by electrically conductive leads spanning across the face of the semiconductor device. Means for supporting at least one TAB lead carrying a power or ground signal across the face of the semiconductor device to an external bonding site is positioned in a central portion of the chip bonding area. In accordance with one embodiment of the invention, a semiconductor device is provided having a plurality of bonding pads arrayed on at least two sides of a face surface thereon. At least one TAB lead is bonded to a bonding pad on a first side of the face surface and spans across the face surface and is bonded to a bonding pad located in a second side of the face surface. An interior tape section overlies a central portion of the face surface supporting the TAB lead.
    Type: Grant
    Filed: September 4, 1990
    Date of Patent: October 22, 1991
    Assignee: Motorola, Inc.
    Inventors: James J. Casto, Charles G. Bigler
  • Patent number: 4897602
    Abstract: An electronic device package on a lead frame with a peripheral carrier structure holding the distal ends of the leads in rigid position. The carrier structure is spaced apart from the package body and permits the package to be handled and tested while protecting the leads. A different, relatively lower quality and less expensive material is used for the carrier structure than for the package body to reduce the cost of the package since the carrier structure may comprise several times, for example four times or more, the volume of the package body.
    Type: Grant
    Filed: October 14, 1988
    Date of Patent: January 30, 1990
    Assignee: Motorola, Inc.
    Inventors: Paul T. Lin, Michael B. McShane, Charles G. Bigler, John A. Goertz, Joan M. Hamilton
  • Patent number: 4837184
    Abstract: An electronic device package on a lead frame with a peripheral carrier structure holding the distal ends of the leads in rigid position. The carrier structure is spaced apart from the package body and permits the package to be handled and tested while protecting the leads. A different, relatively lower quality and less expensive material is used for the carrier structure than for the package body to reduce the cost of the package since the carrier structure may comprise several times, for example four times or more, the volume of the package body.
    Type: Grant
    Filed: January 4, 1988
    Date of Patent: June 6, 1989
    Assignee: Motorola Inc.
    Inventors: Paul T. Lin, Michael B. McShane, Charles G. Bigler, John A. Goertz