Patents by Inventor Charles Hampton Perry

Charles Hampton Perry has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6174175
    Abstract: An electrical connector or interposer for making connection in a high density device electronic environment. The connector is made of a high density array of nickel columns held in a layer of polyimide with each column extending beyond the opposing surfaces of said layer of polyimide. The connector may be used to make temporary or permanent connection to electrical contacts without alignment. Connection may be accomplished by loading forces sufficient to form either an indentation or a penetration of solder ball contacts. Contact to a single chip or a full wafer of chips is facilitated for testing.
    Type: Grant
    Filed: April 29, 1999
    Date of Patent: January 16, 2001
    Assignee: International Business Machines Corporation
    Inventors: Alex A. Behfar, Dale Curtis McHerron, Charles Hampton Perry
  • Patent number: 6020750
    Abstract: A plurality of multilayer glass-ceramic substrates are arranged in coplanar relationship in a tile pattern within a support platform. The glass-ceramic substrates and the support platform are both formed of materials having thermal expansion characteristics substantially equal to that of a wafer which is supported by the coplanarly aligned substrates during test and burn-in of the wafer. The present invention effectively solves the problem of providing a single large support member for wafer test and burn-in, which heretofore have been limited in mechanical properties and power capability.
    Type: Grant
    Filed: June 26, 1997
    Date of Patent: February 1, 2000
    Assignee: International Business Machines Corporation
    Inventors: Daniel George Berger, James Noel Humenik, Mark Raymond LaForce, Charles Hampton Perry
  • Patent number: 5976710
    Abstract: A multilevel high density interconnect structure of a semiconductor device or package including a substrate having at least one conductive feature therein, a film of a polyimide composition on the substrate and selected from the group consisting of a cured product of a polyamic acid and a cured product of a polyamic ester. The polyamic acid is prepared by reacting a stoichiometric excess of a linear aromatic diamine and aromatic dianhydride to form a first reaction product where the molar ratio of said diamine to said aromatic anhydride is in the range from 100:97 to 100:99.5 and then reacting the first reaction product with an aromatic anhydride. The polyamic ester is prepared by reacting a stoichiometric excess of a linear aromatic diamine and an aromatic diester diacyl chloride to form a second reaction product where the molar ratio of said diamine to said diester diacyl chloride is in the range from 100:97 to 100:99.5 and then reacting the second reaction product with aromatic anhydride.
    Type: Grant
    Filed: April 10, 1997
    Date of Patent: November 2, 1999
    Assignee: International Business Machines Corporation
    Inventors: Krishna Gandhi Sachdev, John Patrick Hummel, Sundar Mangalore Kamath, Robert Neal Lang, Anton Nendaic, Charles Hampton Perry, Harbans Sachdev
  • Patent number: 5977787
    Abstract: A multiple-chip probe assembly suitable for wafer testing over a wide temperature range includes a plurality of individual buckling beam probe elements. A support structure supports the plurality of buckling beam probe elements in an arrangement in accordance with an electrical contact footprint for use in electrically contacting multiple chips of a wafer under test and enables buckling movement in a contacting direction of the plurality of buckling beams. The support structure includes a principal support material having a thermal coefficient of expansion (TCE) matched with the wafer under test and a second material other than the principal support material, wherein a contact positioning of the plurality of buckling beam probe elements upon the wafer under test during a testing operation is maintained. The second material prevents an individual probe element from electrically contacting the principal support material.
    Type: Grant
    Filed: June 16, 1997
    Date of Patent: November 2, 1999
    Assignee: International Business Machines Corporation
    Inventors: Gobina Das, Paul Mathew Gaschke, Suryanarayan G. Hegde, Mark Raymond LaForce, Dale Curtis McHerron, Charles Hampton Perry, Frederick L. Taber, Jr.
  • Patent number: 5929651
    Abstract: An apparatus and a method for simultaneously testing or burning in all the integrated circuit chips on a product wafer. The apparatus comprises a glass ceramic carrier having test chips and means for connection to pads of a large number of chips on a product wafer. Voltage regulators on the test chips provide an interface between a power supply and power pads on the product chips, at least one voltage regulator for each product chip. The voltage regulators provide a specified Vdd voltage to the product chips, whereby the Vdd voltage is substantially independent of current drawn by the product chips. The voltage regulators or other electronic means limit current to any product chip if it has a short. The voltage regulator circuit may be gated and variable and it may have sensor lines extending to the product chip. The test chips can also provide test functions such as test patterns and registers for storing test results.
    Type: Grant
    Filed: November 18, 1996
    Date of Patent: July 27, 1999
    Assignee: International Business Machines Corporation
    Inventors: James Marc Leas, Robert William Koss, Jody John Van Horn, George Frederick Walker, Charles Hampton Perry, David Lewis Gardell, Steve Leo Dingle, Ronald Prilik