Patents by Inventor Charles N. Alcorn

Charles N. Alcorn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8803542
    Abstract: A method for verifying stitching accuracy of a stitched chip on a wafer is disclosed. Initially, a set of test structures are inserted within a reticle layout. An exposure program is executed to control a photolithography equipment having a stepper to perform multiple exposures of the reticle on a wafer to generate a stitched chip on the wafer. Electrical measurements are then performed on the test structures at actual stitch boundaries of the stitched chip to evaluate stitching accuracy of the stitched chip.
    Type: Grant
    Filed: May 20, 2011
    Date of Patent: August 12, 2014
    Assignee: BAE Systems Information and Electronic Systems Integration Inc.
    Inventors: Thomas J. McIntyre, Charles N. Alcorn, Matthew A. Gregory
  • Publication number: 20110287367
    Abstract: A method for verifying stitching accuracy of a stitched chip on a wafer is disclosed. Initially, a set of test structures are inserted within a reticle layout. An exposure program is executed to control a photolithography equipment having a stepper to perform multiple exposures of the reticle on a wafer to generate a stitched chip on the wafer. Electrical measurements are then performed on the test structures at actual stitch boundaries of the stitched chip to evaluate stitching accuracy of the stitched chip.
    Type: Application
    Filed: May 20, 2011
    Publication date: November 24, 2011
    Inventors: Thomas J. McIntyre, Charles N. Alcorn, Matthew A. Gregory
  • Publication number: 20040264834
    Abstract: A photonic circuit with the ability to precisely select a frequency is disclosed. The temperature of a resonator in the circuit is monitored by a sensor. Data regarding the resonator's temperature is transmitted to a processor. The processor either energizes or varies the amount of current to a heater element that maintains the temperature of the resonator at a precise level. By precisely maintaining the temperature of the resonator, the refractive index of the resonator can be precisely maintained, and a particular frequency of light can be selected. By the same token, by precisely changing the temperature of the resonator, the circuit can be variably tuned to select any frequency of light.
    Type: Application
    Filed: June 26, 2003
    Publication date: December 30, 2004
    Inventors: Thomas J. McIntyre, Charles N. Alcorn
  • Patent number: 6717233
    Abstract: A method for fabricating resistors within a semiconductor integrated circuit device is disclosed. A resistor is fabricated by first depositing a passivation layer on a semiconductor substrate having multiple transistors previously formed thereon. Next, a first contact window and a second contact window are formed through the first passivation layer at a first contact location and a second contact location, respectively. The first and second contact windows are then filled with metal, such as tungsten, and the metal at the first and second contact windows is planarized to form a first bottom contact and a second bottom contact, respectively. A resistive film, such as polysilicon, subsequently deposited over the first passivation layer. Next, a second passivation layer is formed over the resistive film. Finally, a first top contact and a second top contact are formed to respectively connect the first bottom contact and the second bottom contact to the resistive film.
    Type: Grant
    Filed: January 25, 2000
    Date of Patent: April 6, 2004
    Assignee: BAE Systems Information and Electronic Systems Integration, Inc.
    Inventors: Nadim Haddad, Charles N. Alcorn, Jonathan Maimon, Leonard R. Rockett, Scott Doyle
  • Patent number: 6609235
    Abstract: A method for providing a fill pattern for integrated circuit designs is disclosed. A keepout file having keepout data is generated from a chip design layout file having chip design layout data. The keepout file includes a map of areas of an integrated circuit design where fill patterns cannot be placed. The map of areas from the keepout file is then overlaid with a fill pattern to yield a fill-pattern file. Fill patterns from the fill-pattern file is removed from locations that coincide with locations as defined by the keepout data to yield a final-fill file with crucial fill pattern data. The crucial fill pattern data from the final-fill file is overlaid on the design layout data in the chip design layout file to yield a complete design layout file. Finally, the design rule integrity and logical to physical correspondence of the complete design layout file is verified.
    Type: Grant
    Filed: June 22, 2001
    Date of Patent: August 19, 2003
    Assignee: Bae Systems Information and Electronic Systems Integration, Inc.
    Inventors: S. Ram Ramaswamy, Charles N. Alcorn, Arnett J. Brown, III, Tatia E. Butts
  • Publication number: 20020199162
    Abstract: A method for providing a fill pattern for integrated circuit designs is disclosed. A keepout file having keepout data is generated from a chip design layout file having chip design layout data. The keepout file includes a map of areas of an integrated circuit design where fill patterns cannot be placed. The map of areas from the keepout file is then overlaid with a fill pattern to yield a fill-pattern file. Fill patterns from the fill-pattern file is removed from locations that coincide with locations as defined by the keepout data to yield a final-fill file with crucial fill pattern data. The crucial fill pattern data from the final-fill file is overlaid on the design layout data in the chip design layout file to yield a complete design layout file. Finally, the design rule integrity and logical to physical correspondence of the complete design layout file is verified.
    Type: Application
    Filed: June 22, 2001
    Publication date: December 26, 2002
    Applicant: BAE Systems
    Inventors: S. Ram Ramaswamy, Charles N. Alcorn, Arnett J. Brown, Tatia B. Butts