Patents by Inventor Charles T. Small

Charles T. Small has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4139903
    Abstract: Clock signals, data words and qualifier signals are received via monitor probes during a data acquisition mode, selected data words being stored in a memory in response to the clock and qualifier signals. The stored data words may then be displayed in a tabular or a map format on a cathode ray tube screen. Data words may be acquired randomly, i.e., in a free-running sampling mode, or acquired selectively by using pattern recognition and delay trigger circuits. Using the tabular display format, data words are displayed as ones and zeroes. Using the map display format, each data word thus acquired is displayed on the CRT screen as a dot during a subsequent display mode. The position of each dot on the CRT screen uniquely identifies its address or state value. The most significant bits determine the vertical position on the CRT screen and the least significant bits determine the horizontal position of the dot. The intensity of the dot indicates the relative frequency of occurrence of that logic state.
    Type: Grant
    Filed: May 31, 1977
    Date of Patent: February 13, 1979
    Assignee: Hewlett-Packard Company
    Inventors: Justin S. Morrill, Jr., William A. Farnbach, Charles T. Small
  • Patent number: 4040025
    Abstract: Clock signals, data words and qualifier signals are received via monitor probes during a data acquisition mode, selected data words being stored in a memory in response to the clock and qualifier signals. The stored data words may then be displayed in a tabular or a map format on a cathode ray tube screen. Data words may be acquired randomly, i.e., in a free-running sampling mode, or acquired selectively by using pattern recognition and delay trigger circuits. Using the tabular display format, data words are displayed as ones and zeroes. Using the map display format, each data word thus acquired is displayed on the CRT screen as a dot during a subsequent display mode. The position of each dot on the CRT screen uniquely identifies its address or state value. The most significant bits determine the vertical position on the CRT screen and the least significant bits determine the horizontal position of the dot. The intensity of the dot indicates the relative frequency of occurrence of that logic state.
    Type: Grant
    Filed: March 31, 1976
    Date of Patent: August 2, 1977
    Assignee: Hewlett-Packard Company
    Inventors: Justin S. Morrill, Jr., William A. Farnbach, Charles T. Small
  • Patent number: 4017740
    Abstract: Data flow between multiple digital circuits having various internal clock rates is controlled by an asynchronous trigger bus. A trigger pulse is generated on the trigger bus when a trigger condition is simultaneously detected in two circuits desiring to communicate.
    Type: Grant
    Filed: April 30, 1975
    Date of Patent: April 12, 1977
    Assignee: Hewlett-Packard Company
    Inventors: William A. Farnbach, Charles T. Small