Patents by Inventor Chee Ling Wong

Chee Ling Wong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11304299
    Abstract: A system for board-to-board interconnect is described herein. The system includes a first printed circuit board (PCB) having a first recess along a first edge of the first PCB that exposes a first solder pad on a layer of the first PCB. The system also includes a second PCB having a second recess along a second edge of the second PCB that exposes a second solder pad on a layer of the second PCB. The second recess is complementary to the first recess to allow the first PCB to mate with the second PCB. The first solder pad is aligned with the second solder pad when the first PCB is mated with the second PCB. The system additionally includes an assembly configured to electronically couple the first solder pad with the second solder pad.
    Type: Grant
    Filed: August 31, 2020
    Date of Patent: April 12, 2022
    Assignee: Intel Corporation
    Inventors: Chee Ling Wong, Wil Choon Song, Khang Choong Yong, Eng Huat Goh, Mohd Muhaiyiddin Bin Abdullah, Tin Poay Chuah
  • Publication number: 20200404787
    Abstract: A system for board-to-board interconnect is described herein. The system includes a first printed circuit board (PCB) having a first recess along a first edge of the first PCB that exposes a first solder pad on a layer of the first PCB. The system also includes a second PCB having a second recess along a second edge of the second PCB that exposes a second solder pad on a layer of the second PCB. The second recess is complementary to the first recess to allow the first PCB to mate with the second PCB. The first solder pad is aligned with the second solder pad when the first PCB is mated with the second PCB. The system additionally includes an assembly configured to electronically couple the first solder pad with the second solder pad.
    Type: Application
    Filed: August 31, 2020
    Publication date: December 24, 2020
    Inventors: Chee Ling Wong, Wil Choon Song, Khang Choong Yong, Eng Huat Goh, Mohd Muhaiyiddin Bin Abdullah, Tin Poay Chuah
  • Patent number: 10772206
    Abstract: A system for board-to-board interconnect is described herein. The system includes a first printed circuit board (PCB) having a first recess along a first edge of the first PCB that exposes a first solder pad on a layer of the first PCB. The system also includes a second PCB having a second recess along a second edge of the second PCB that exposes a second solder pad on a layer of the second PCB. The second recess is complementary to the first recess to allow the first PCB to mate with the second PCB. The first solder pad is aligned with the second solder pad when the first PCB is mated with the second PCB. The system additionally includes an assembly configured to electronically couple the first solder pad with the second solder pad.
    Type: Grant
    Filed: July 16, 2019
    Date of Patent: September 8, 2020
    Assignee: Intel Corporation
    Inventors: Chee Ling Wong, Wil Choon Song, Khang Choong Yong, Eng Huat Goh, Mohd Muhaiyiddin Bin Abdullah, Tin Poay Chuah
  • Publication number: 20190342996
    Abstract: A system for board-to-board interconnect is described herein. The system includes a first printed circuit board (PCB) having a first recess along a first edge of the first PCB that exposes a first solder pad on a layer of the first PCB. The system also includes a second PCB having a second recess along a second edge of the second PCB that exposes a second solder pad on a layer of the second PCB. The second recess is complementary to the first recess to allow the first PCB to mate with the second PCB. The first solder pad is aligned with the second solder pad when the first PCB is mated with the second PCB. The system additionally includes an assembly configured to electronically couple the first solder pad with the second solder pad.
    Type: Application
    Filed: July 16, 2019
    Publication date: November 7, 2019
    Applicant: Intel Corporation
    Inventors: Chee Ling Wong, Wil Choon Song, Khang Choong Yong, Eng Huat Goh, Mohd Muhaiyiddin Bin Abdullah, Tin Poay Chuah
  • Patent number: 10356902
    Abstract: A system for board-to-board interconnect is described herein. The system includes a first printed circuit board (PCB) having a first recess along a first edge of the first PCB that exposes a first solder pad on a layer of the first PCB. The system also includes a second PCB having a second recess along a second edge of the second PCB that exposes a second solder pad on a layer of the second PCB. The second recess is complementary to the first recess to allow the first PCB to mate with the second PCB. The first solder pad is aligned with the second solder pad when the first PCB is mated with the second PCB. The system additionally includes an assembly configured to electronically couple the first solder pad with the second solder pad.
    Type: Grant
    Filed: December 26, 2015
    Date of Patent: July 16, 2019
    Assignee: Intel Corporation
    Inventors: Chee Ling Wong, Wil Choon Song, Khang Choong Yong, Eng Huat Goh, Mohd Muhaiyiddin Bin Abdullah, Tin Poay Chuah
  • Publication number: 20170188461
    Abstract: A system for board-to-board interconnect is described herein. The system includes a first printed circuit board (PCB) having a first recess along a first edge of the first PCB that exposes a first solder pad on a layer of the first PCB. The system also includes a second PCB having a second recess along a second edge of the second PCB that exposes a second solder pad on a layer of the second PCB. The second recess is complementary to the first recess to allow the first PCB to mate with the second PCB. The first solder pad is aligned with the second solder pad when the first PCB is mated with the second PCB. The system additionally includes an assembly configured to electronically couple the first solder pad with the second solder pad.
    Type: Application
    Filed: December 26, 2015
    Publication date: June 29, 2017
    Inventors: Chee Ling Wong, Wil Choon Song, Khang Choong Yong, Eng Huat Goh, Mohd Muhaiyiddin Bin Abdullah, Tin Poay Chuah
  • Publication number: 20170170108
    Abstract: Chip carriers having variably-sized solder pads, and integrated circuit packages incorporating such chip carriers are described. In an example, an integrated circuit package includes an integrated circuit electrically connected with a chip carrier having solder pads of different sizes. The integrated circuit may deliver high speed signals to smaller solder pads and low speed signals to larger solder pads. More particularly, the solder pads having smaller pad dimensions may better match impedance of a high speed signal line as compared to the solder pads having larger pad dimensions.
    Type: Application
    Filed: December 15, 2015
    Publication date: June 15, 2017
    Inventors: Chee Ling WONG, Chun Mun LAM, Lee WEI CHUNG, Mun Leong LOKE, Kang Eu ONG
  • Patent number: 8803612
    Abstract: A low-noise amplifier with high linearity has two common source FET amplifying stages, where the amplifier performance is linearized by use of a second stage active biasing circuit including a current mirror with a feedback network. The linearity improvement technique is employed on a 0.5-2 GHz flat gain amplifier. The improvement causes nodegradation to other RF parameters and allows for the amplifier circuit to be realized in a gallium arsenide microwave monolithic integrated circuit.
    Type: Grant
    Filed: July 26, 2012
    Date of Patent: August 12, 2014
    Assignee: Scientific Components Corporation
    Inventors: Ben Zee Min Ooi, Chee Ling Wong, Cheng Wei Hoh