Patents by Inventor Chen-Han CHIANG

Chen-Han CHIANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9165890
    Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and an opposite second surface; a device region disposed in the substrate; a dielectric layer located on the first surface of the semiconductor substrate; a plurality of conducting pads located in the dielectric layer and electrically connected to the device region; at least one alignment mark disposed in the semiconductor substrate and extending from the second surface towards the first surface.
    Type: Grant
    Filed: July 15, 2013
    Date of Patent: October 20, 2015
    Assignee: XINTEC INC.
    Inventors: Yen-Shih Ho, Shih-Chin Chen, Yi-Ming Chang, Chien-Hui Chen, Chia-Ming Cheng, Wei-Luen Suen, Chen-Han Chiang
  • Patent number: 9054114
    Abstract: An embodiment of the present invention provides a manufacturing method of a chip package structure including: providing a first substrate having a plurality of predetermined scribe lines defined thereon, wherein the predetermined scribe lines define a plurality of device regions; bonding a second substrate to the first substrate, wherein a spacing layer is disposed therebetween and has a plurality of chip support rings located in the device regions respectively and a cutting support structure located on peripheries of the chip support rings, and the spacing layer has a gap pattern separating the cutting support structure from the chip support rings; and cutting the first substrate and the second substrate to form a plurality of chip packages. Another embodiment of the present invention provides a chip package structure.
    Type: Grant
    Filed: May 29, 2014
    Date of Patent: June 9, 2015
    Assignee: XINTEC INC.
    Inventors: Hung-Jen Lee, Shu-Ming Chang, Chen-Han Chiang, Tsang-Yu Liu, Yen-Shih Ho
  • Publication number: 20140264771
    Abstract: An embodiment of the present invention provides a manufacturing method of a chip package structure including: providing a first substrate having a plurality of predetermined scribe lines defined thereon, wherein the predetermined scribe lines define a plurality of device regions; bonding a second substrate to the first substrate, wherein a spacing layer is disposed therebetween and has a plurality of chip support rings located in the device regions respectively and a cutting support structure located on peripheries of the chip support rings, and the spacing layer has a gap pattern separating the cutting support structure from the chip support rings; and cutting the first substrate and the second substrate to form a plurality of chip packages. Another embodiment of the present invention provides a chip package structure.
    Type: Application
    Filed: May 29, 2014
    Publication date: September 18, 2014
    Applicant: XINTEC INC.
    Inventors: Hung-Jen LEE, Shu-Ming CHANG, Chen-Han CHIANG, Tsang-Yu LIU, Yen-Shih HO
  • Patent number: 8836134
    Abstract: A method of fabricating a semiconductor stacked package is provided. A singulation process is performed on a wafer and a substrate, on which the wafer is stacked. A portion of the wafer on a cutting region is removed, to form a stress concentrated region on an edge of a chip of the wafer. The wafer and the substrate are then cut, and a stress is forced to be concentrated on the edge of the chip of the wafer. As a result, the edge of the chip is warpaged. Therefore, the stress is prevented from extending to the inside of the chip. A semiconductor stacked package is also provided.
    Type: Grant
    Filed: January 10, 2013
    Date of Patent: September 16, 2014
    Assignee: Xintec Inc.
    Inventors: Po-Shen Lin, Chuan-Jin Shiu, Bing-Siang Chen, Chen-Han Chiang, Chien-Hui Chen, Hsi-Chien Lin, Yen-Shih Ho
  • Patent number: 8779558
    Abstract: An embodiment of the present invention provides a manufacturing method of a chip package structure including: providing a first substrate having a plurality of predetermined scribe lines defined thereon, wherein the predetermined scribe lines define a plurality of device regions; bonding a second substrate to the first substrate, wherein a spacing layer is disposed therebetween and has a plurality of chip support rings located in the device regions respectively and a cutting support structure located on peripheries of the chip support rings, and the spacing layer has a gap pattern separating the cutting support structure from the chip support rings; and cutting the first substrate and the second substrate to form a plurality of chip packages. Another embodiment of the present invention provides a chip package structure.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: July 15, 2014
    Inventors: Hung-Jen Lee, Shu-Ming Chang, Chen-Han Chiang, Tsang-Yu Liu, Yen-Shih Ho
  • Patent number: 8673686
    Abstract: An embodiment of the present invention provides a manufacturing method of a chip package structure including: providing a first substrate having a plurality of predetermined scribe lines defining a plurality of device regions; bonding a second substrate to the first substrate, wherein a spacing layer is disposed therebetween and has a plurality of chip support rings located in the device regions respectively, a cutting support structure located on peripheries of the chip support rings, a plurality of stop rings surrounding the chip support rings respectively, wherein a gap pattern separating the stop rings from the cutting support structure and the chip support rings; and cutting the first substrate and the second substrate to form a plurality of chip packages. Another embodiment of the present invention provides a chip package structure.
    Type: Grant
    Filed: June 8, 2012
    Date of Patent: March 18, 2014
    Inventors: Hung-Jen Lee, Shu-Ming Chang, Chen-Han Chiang, Tsang-Yu Liu, Yen-Shih Ho
  • Publication number: 20140015111
    Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and an opposite second surface; a device region disposed in the substrate; a dielectric layer located on the first surface of the semiconductor substrate; a plurality of conducting pads located in the dielectric layer and electrically connected to the device region; at least one alignment mark disposed in the semiconductor substrate and extending from the second surface towards the first surface.
    Type: Application
    Filed: July 15, 2013
    Publication date: January 16, 2014
    Inventors: Yen-Shih HO, Shih-Chin CHEN, Yi-Ming CHANG, Chien-Hui CHEN, Chia-Ming CHENG, Wei-Luen SUEN, Chen-Han CHIANG
  • Patent number: 8409925
    Abstract: An embodiment of the present invention provides a manufacturing method of a chip package structure including: providing a first substrate having a plurality of predetermined scribe lines defined thereon, wherein the predetermined scribe lines define a plurality of device regions; bonding a second substrate to the first substrate, wherein a spacing layer is disposed therebetween and has a plurality of chip support rings located in the device regions respectively and a cutting support structure located on peripheries of the chip support rings, and the spacing layer has a gap pattern separating the cutting support structure from the chip support rings; and cutting the first substrate and the second substrate to form a plurality of chip packages. Another embodiment of the present invention provides a chip package structure.
    Type: Grant
    Filed: July 7, 2011
    Date of Patent: April 2, 2013
    Inventors: Hung-Jen Lee, Shu-Ming Chang, Chen-Han Chiang, Tsang-Yu Liu, Yen-Shih Ho
  • Publication number: 20120313222
    Abstract: An embodiment of the present invention provides a manufacturing method of a chip package structure including: providing a first substrate having a plurality of predetermined scribe lines defined thereon, wherein the predetermined scribe lines define a plurality of device regions; bonding a second substrate to the first substrate, wherein a spacing layer is disposed therebetween and has a plurality of chip support rings located in the device regions respectively and a cutting support structure located on peripheries of the chip support rings, and the spacing layer has a gap pattern separating the cutting support structure from the chip support rings; and cutting the first substrate and the second substrate to form a plurality of chip packages. Another embodiment of the present invention provides a chip package structure.
    Type: Application
    Filed: July 7, 2011
    Publication date: December 13, 2012
    Inventors: Hung-Jen LEE, Shu-Ming CHANG, Chen-Han CHIANG, Tsang-Yu LIU, Yen-Shih HO
  • Publication number: 20120313261
    Abstract: An embodiment of the present invention provides a manufacturing method of a chip package structure including: providing a first substrate having a plurality of predetermined scribe lines defining a plurality of device regions; bonding a second substrate to the first substrate, wherein a spacing layer is disposed therebetween and has a plurality of chip support rings located in the device regions respectively, a cutting support structure located on peripheries of the chip support rings, a plurality of stop rings surrounding the chip support rings respectively, wherein a gap pattern separating the stop rings from the cutting support structure and the chip support rings; and cutting the first substrate and the second substrate to form a plurality of chip packages. Another embodiment of the present invention provides a chip package structure.
    Type: Application
    Filed: June 8, 2012
    Publication date: December 13, 2012
    Inventors: Hung-Jen LEE, Shu-Ming CHANG, Chen-Han CHIANG, Tsang-Yu LIU, Yen-Shih HO