Patents by Inventor Chen-Hsiao Wang
Chen-Hsiao Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240413136Abstract: The present invention provides a 3D integrated circuit structure formed by stacking semiconductor structures. The semiconductor structures form a multi-die heterogeneous 3D packaging by direct bonding the bonding pads of re-distribution layers. The same or different dies are used to produce the semiconductor structures through the back-end packaging process, and then hybrid bonding technology is used to stack and interconnect the semiconductor structures. The position of the bonding pad can be redefined by re-distribution layer, thereby overcoming the limitations of chip bonding pad position, chip size and quantity.Type: ApplicationFiled: July 18, 2023Publication date: December 12, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: Tsung-Kai Yu, Chen-Hsiao Wang, Yi-Feng Hsu, Kai-Kuang Ho
-
Publication number: 20240170332Abstract: A wafer with a test structure includes a wafer with a front side and a back side. A first die, a second die, a third die and a scribe line are disposed on the wafer. The scribe line is positioned between the dice. The first die includes a first dielectric layer and a first metal connection disposed within and on the first dielectric layer. A test structure and a dielectric layer are disposed on the scribe line, wherein the test structure is on the dielectric layer. Two first trenches are respectively disposed between the first dielectric layer and the dielectric layer and disposed at one side of the dielectric layer. Two second trenches penetrate the wafer, and each of the two second trenches respectively connects to a corresponding one of the two first trenches. A grinding tape covers the front side of the wafer and contacts the test structure.Type: ApplicationFiled: January 24, 2024Publication date: May 23, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: Wei-Ren Huang, Chen-Hsiao Wang, Kai-Kuang Ho
-
Publication number: 20240128168Abstract: A QFN package includes a copper lead frame. The copper lead frame includes a die paddle. A die is fixed on the die pad. A coolant passage is disposed within the die paddle. An inlet passage connects to one end of the coolant passage. An outlet passage connects to another end of the coolant passage. A mold compound encapsulates the copper lead frame and the die.Type: ApplicationFiled: November 14, 2022Publication date: April 18, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: Chiu-Feng Lee, Chen-Hsiao Wang, Kai-Kuang Ho
-
Publication number: 20240063774Abstract: A surface acoustic wave (SAW) device including a substrate is provided. Multiple surface acoustic wave elements are disposed on the substrate. A conductive surrounding structure includes: a wall part, disposed on the substrate and surrounding the surface acoustic wave elements; and a lateral layer part, disposed on the wall part. The lateral layer part has an opening above the surface acoustic wave elements. A cap layer covers the lateral layer part and closes the opening.Type: ApplicationFiled: November 1, 2023Publication date: February 22, 2024Applicant: United Microelectronics Corp.Inventors: Chen-Hsiao Wang, Kai-Kuang Ho
-
Publication number: 20240014158Abstract: A copper pillar bump (CPB) structure is provided in the present invention, including a substrate, a pad on the substrate, a passivation layer covering the substrate and exposing the pad, and a copper pillar on the passivation layer and the pad and connecting directly with the pad. The copper pillar is provided with an upper part and a lower part, and a top surface of the lower part includes a first top surface and a second top surface. The second top surface is on one side of the first top surface, and the upper part of the copper pillar is on the first top surface of the lower part. A metal bump is on the copper pillar, wherein parts of the metal bump directly contact the second top surface of the lower part.Type: ApplicationFiled: August 29, 2022Publication date: January 11, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: Chen-Hsiao Wang, Kai-Kuang Ho
-
Patent number: 11848660Abstract: A surface acoustic wave (SAW) device including a substrate is provided. Multiple surface acoustic wave elements are disposed on the substrate. A conductive surrounding structure includes: a wall part, disposed on the substrate and surrounding the surface acoustic wave elements; and a lateral layer part, disposed on the wall part. The lateral layer part has an opening above the surface acoustic wave elements. A cap layer covers the lateral layer part and closes the opening.Type: GrantFiled: December 29, 2020Date of Patent: December 19, 2023Assignee: UNITED MICROELECTRONICS CORP.Inventors: Chen-Hsiao Wang, Kai-Kuang Ho
-
Publication number: 20230018710Abstract: A wafer with a test structure includes a wafer with a front side and a back side. A first die, a second die, a third die and a scribe line are disposed on the wafer. The scribe line is positioned between the dice. The first die includes a first dielectric layer and a first metal connection disposed within and on the first dielectric layer. A test structure and a dielectric layer are disposed on the scribe line, wherein the test structure is on the dielectric layer. Two first trenches are respectively disposed between the first dielectric layer and the dielectric layer and disposed at one side of the dielectric layer. Two second trenches penetrate the wafer, and each of the two second trenches respectively connects to a corresponding one of the two first trenches. A grinding tape covers the front side of the wafer and contacts the test structure.Type: ApplicationFiled: July 28, 2021Publication date: January 19, 2023Applicant: UNITED MICROELECTRONICS CORP.Inventors: Wei-Ren Huang, Chen-Hsiao Wang, Kai-Kuang Ho
-
Patent number: 11495510Abstract: A semiconductor device package structure includes a substrate. The substrate has a circuit structure formed in a die region. The die region is defined by a plurality of scribe lines configured on the substrate. A seal ring is disposed in the substrate and located at a periphery region of the die region, and surrounds at least a portion of the circuit structure. A trench ring is disposed in the substrate between the seal ring and the scribe lines. A packaging passivation cap layer covers over the circuit structure and the seal ring, and covers at least the trench ring.Type: GrantFiled: February 3, 2020Date of Patent: November 8, 2022Assignee: UNITED MICROELECTRONICS CORP.Inventors: Yu-Yuan Huang, Tsung-Kai Yu, Chen-Hsiao Wang, Kai-Kuang Ho, Kuang-Hui Tang
-
Publication number: 20220166402Abstract: A surface acoustic wave (SAW) device including a substrate is provided. Multiple surface acoustic wave elements are disposed on the substrate. A conductive surrounding structure includes: a wall part, disposed on the substrate and surrounding the surface acoustic wave elements; and a lateral layer part, disposed on the wall part. The lateral layer part has an opening above the surface acoustic wave elements. A cap layer covers the lateral layer part and closes the opening.Type: ApplicationFiled: December 29, 2020Publication date: May 26, 2022Applicant: United Microelectronics Corp.Inventors: Chen-Hsiao Wang, Kai-Kuang Ho
-
Publication number: 20210202340Abstract: A semiconductor device package structure includes a substrate. The substrate has a circuit structure formed in a die region. The die region is defined by a plurality of scribe lines configured on the substrate. A seal ring is disposed in the substrate and located at a periphery region of the die region, and surrounds at least a portion of the circuit structure. A trench ring is disposed in the substrate between the seal ring and the scribe lines. A packaging passivation cap layer covers over the circuit structure and the seal ring, and covers at least the trench ring.Type: ApplicationFiled: February 3, 2020Publication date: July 1, 2021Applicant: United Microelectronics Corp.Inventors: YU-YUAN HUANG, Tsung-Kai Yu, Chen-Hsiao Wang, Kai-Kuang Ho, Kuang-Hui Tang
-
Patent number: 10340230Abstract: A semiconductor chip is provided. The semiconductor chip includes at least one interlayer dielectric layer, a transmission pattern and a stress absorption structure. The at least one interlayer dielectric layer is disposed on a substrate. The transmission pattern is disposed on the at least one interlayer dielectric layer and within a peripheral region of the semiconductor chip. The transmission pattern is electrically connected to an external signal source. The stress absorption structure is disposed in the at least one interlayer dielectric layer within the peripheral region, and electrically connected to the transmission pattern. The stress absorption structure is covered by the transmission pattern.Type: GrantFiled: December 19, 2017Date of Patent: July 2, 2019Assignee: United Microelectronics Corp.Inventors: Tsong-Lin Shen, Chen-Hsiao Wang, Sheng-Wei Hung, Chin-Tsai Chang, Hui-Lung Chou
-
Publication number: 20190189568Abstract: A semiconductor chip is provided. The semiconductor chip includes at least one interlayer dielectric layer, a transmission pattern and a stress absorption structure. The at least one interlayer dielectric layer is disposed on a substrate. The transmission pattern is disposed on the at least one interlayer dielectric layer and within a peripheral region of the semiconductor chip. The transmission pattern is electrically connected to an external signal source. The stress absorption structure is disposed in the at least one interlayer dielectric layer within the peripheral region, and electrically connected to the transmission pattern. The stress absorption structure is covered by the transmission pattern.Type: ApplicationFiled: December 19, 2017Publication date: June 20, 2019Applicant: United Microelectronics Corp.Inventors: Tsong-Lin Shen, Chen-Hsiao Wang, Sheng-Wei Hung, Chin-Tsai Chang, Hui-Lung Chou
-
Patent number: 9502366Abstract: A semiconductor structure with an under bump metallization (UBM) layer is provided. The semiconductor structure at least includes a substrate, a metal pad disposed on the substrate, an insulating layer covering the substrate and an edge of the metal pad, wherein at least one recess is disposed within the insulating layer and a first UBM layer contacts the metal pad. The recess is adjacent to the metal pad and the recess is in the shape of a ring. The first UBM layer contacts part of the recess.Type: GrantFiled: January 29, 2015Date of Patent: November 22, 2016Assignee: UNITED MICROELECTRONICS CORP.Inventors: Kai-Kuang Ho, Chen-Hsiao Wang, Yi-Feng Hsu
-
Publication number: 20160190077Abstract: A semiconductor structure with an under bump metallization (UBM) layer is provided. The semiconductor structure at least includes a substrate, a metal pad disposed on the substrate, an insulating layer covering the substrate and an edge of the metal pad, wherein at least one recess is disposed within the insulating layer and a first UBM layer contacts the metal pad. The recess is adjacent to the metal pad and the recess is in the shape of a ring. The first UBM layer contacts part of the recess.Type: ApplicationFiled: January 29, 2015Publication date: June 30, 2016Inventors: Kai-Kuang Ho, Chen-Hsiao Wang, Yi-Feng Hsu