Patents by Inventor Chen-Wei Liang
Chen-Wei Liang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20250234530Abstract: A method includes forming a first select transistor of a first one-time programmable (OTP) memory bit cell over a substrate, wherein the first select transistor is of a first conductivity type; forming a first anti-fuse transistor of the first OTP memory bit cell over the substrate, wherein the first anti-fuse transistor is of a second conductivity type opposite to the first conductivity type; forming a bit line over the substrate, wherein the bit line is electrically coupled to a source/drain terminal of the first select transistor.Type: ApplicationFiled: January 17, 2024Publication date: July 17, 2025Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Ji-Kuan LEE, Min-Chiao YEH, Yao-Jen YANG, Gu-Huan LI, Chen-Wei LIANG
-
Patent number: 12293919Abstract: Tin oxide films are used as spacers and hardmasks in semiconductor device manufacturing. In one method, tin oxide layer (e.g., spacer footing) needs to be selectively etched in a presence of an exposed silicon-containing layer, such as SiOC, SiON, SiONC, amorphous silicon, SiC, or SiN. In order to reduce damage to the silicon-containing layer the process involves passivating the silicon-containing layer towards a tin oxide etch chemistry, etching the tin oxide, and repeating passivation and etch in an alternating fashion. For example, passivation and etch can be each performed between 2-50 times. In one implementation, passivation is performed by treating the substrate with an oxygen-containing reactant, activated in a plasma, and the tin oxide etching is performed by a chlorine-based chemistry, such as using a mixture of Cl2 and BCl3.Type: GrantFiled: November 8, 2023Date of Patent: May 6, 2025Assignee: Lam Research CorporationInventors: Seongjun Heo, Jengyi Yu, Chen-Wei Liang, Alan J. Jensen, Samantha S. H. Tan
-
Publication number: 20250087259Abstract: A memory circuit includes a memory array, and a peripheral circuit. The peripheral circuit includes an internal clock generating circuit, and a first access signal generating circuit. The internal clock generating circuit is configured to, in response to a control signal pulse, generate a series of internal clock pulses at an internal clock period corresponding to a pulse width of the control signal pulse. The first access signal generating circuit is configured to, in response to a first edge of the control signal pulse, generate a first access signal. The peripheral circuit is configured to control an access operation in the memory array, based on at least one internal clock pulse in the series of internal clock pulses, and the first access signal.Type: ApplicationFiled: January 24, 2024Publication date: March 13, 2025Inventors: Chen-Wei LIANG, Gu-Huan LI
-
Publication number: 20240429045Abstract: Provided herein are methods and systems for reducing roughness of an EUV resist and improving etched features. The methods involve descumming an EUV resist, filling divots of the EUV resist, and protecting EUV resists with a cap. The resulting EUV resist has smoother features and increased selectivity to an underlying layer, which improves the quality of etched features. Following etching of the underlying layer, the cap may be removed.Type: ApplicationFiled: June 27, 2024Publication date: December 26, 2024Inventors: Jengyi Yu, Samantha S.H. Tan, Liu Yang, Chen-Wei Liang, Boris Volosskiy, Richard Wise, Yang Pan, Da Li, Ge Yuan, Andrew Liang
-
Patent number: 12062538Abstract: Provided herein are methods and systems for reducing roughness of an EUV resist and improving etched features. The methods involve descumming an EUV resist, filling divots of the EUV resist, and protecting EUV resists with a cap. The resulting EUV resist has smoother features and increased selectivity to an underlying layer, which improves the quality of etched features. Following etching of the underlying layer, the cap may be removed.Type: GrantFiled: April 14, 2020Date of Patent: August 13, 2024Assignee: Lam Research CorporationInventors: Jengyi Yu, Samantha S. H. Tan, Liu Yang, Chen-Wei Liang, Boris Volosskiy, Richard Wise, Yang Pan, Da Li, Ge Yuan, Andrew Liang
-
Publication number: 20240087904Abstract: Tin oxide films are used as spacers and hardmasks in semiconductor device manufacturing. In one method, tin oxide layer (e.g., spacer footing) needs to be selectively etched in a presence of an exposed silicon-containing layer, such as SiOC, SiON, SiONC, amorphous silicon, SiC, or SiN. In order to reduce damage to the silicon-containing layer the process involves passivating the silicon-containing layer towards a tin oxide etch chemistry, etching the tin oxide, and repeating passivation and etch in an alternating fashion. For example, passivation and etch can be each performed between 2-50 times. In one implementation, passivation is performed by treating the substrate with an oxygen-containing reactant, activated in a plasma, and the tin oxide etching is performed by a chlorine-based chemistry, such as using a mixture of Cl2 and BCl3.Type: ApplicationFiled: November 8, 2023Publication date: March 14, 2024Inventors: Seongjun Heo, Jengyi Yu, Chen-Wei Liang, Alan J. Jensen, Samantha S.H. Tan
-
Patent number: 11848212Abstract: Tin oxide films are used as spacers and hardmasks in semiconductor device manufacturing. In one method, tin oxide layer (e.g., spacer footing) needs to be selectively etched in a presence of an exposed silicon-containing layer, such as SiOC, SiON, SiONC, amorphous silicon, SiC, or SiN. In order to reduce damage to the silicon-containing layer the process involves passivating the silicon-containing layer towards a tin oxide etch chemistry, etching the tin oxide, and repeating passivation and etch in an alternating fashion. For example, passivation and etch can be each performed between 2-50 times. In one implementation, passivation is performed by treating the substrate with an oxygen-containing reactant, activated in a plasma, and the tin oxide etching is performed by a chlorine-based chemistry, such as using a mixture of Cl2 and BCl3.Type: GrantFiled: November 17, 2022Date of Patent: December 19, 2023Assignee: Lam Research CorporationInventors: Seongjun Heo, Jengyi Yu, Chen-Wei Liang, Alan J. Jensen, Samantha S. H. Tan
-
Publication number: 20230197459Abstract: Tin oxide films are used as spacers and hardmasks in semiconductor device manufacturing. In one method, tin oxide layer (e.g., spacer footing) needs to be selectively etched in a presence of an exposed silicon-containing layer, such as SiOC, SiON, SiONC, amorphous silicon, SiC, or SiN. In order to reduce damage to the silicon-containing layer the process involves passivating the silicon-containing layer towards a tin oxide etch chemistry, etching the tin oxide, and repeating passivation and etch in an alternating fashion. For example, passivation and etch can be each performed between 2-50 times. In one implementation, passivation is performed by treating the substrate with an oxygen-containing reactant, activated in a plasma, and the tin oxide etching is performed by a chlorine-based chemistry, such as using a mixture of Cl2 and BCl3.Type: ApplicationFiled: November 17, 2022Publication date: June 22, 2023Inventors: Seongjun Heo, Jengyi Yu, Chen-Wei Liang, Alan J. Jensen, Samantha S.H. Tan
-
Patent number: 11551938Abstract: Tin oxide films are used as spacers and hardmasks in semiconductor device manufacturing. In one method, tin oxide layer (e.g., spacer footing) needs to be selectively etched in a presence of an exposed silicon-containing layer, such as SiOC, SiON, SiONC, amorphous silicon, SiC, or SiN. In order to reduce damage to the silicon-containing layer the process involves passivating the silicon-containing layer towards a tin oxide etch chemistry, etching the tin oxide, and repeating passivation and etch in an alternating fashion. For example, passivation and etch can be each performed between 2-50 times. In one implementation, passivation is performed by treating the substrate with an oxygen-containing reactant, activated in a plasma, and the tin oxide etching is performed by a chlorine-based chemistry, such as using a mixture of Cl2 and BCl3.Type: GrantFiled: June 22, 2020Date of Patent: January 10, 2023Assignee: Lam Research CorporationInventors: Seongjun Heo, Jengyi Yu, Chen-Wei Liang, Alan J. Jensen, Samantha S. H. Tan
-
Publication number: 20220216050Abstract: Provided herein are methods and systems for reducing roughness of an EUV resist and improving etched features. The methods involve descumming an EUV resist, filling divots of the EUV resist, and protecting EUV resists with a cap. The resulting EUV resist has smoother features and increased selectivity to an underlying layer, which improves the quality of etched features. Following etching of the underlying layer, the cap may be removed.Type: ApplicationFiled: April 14, 2020Publication date: July 7, 2022Applicant: Lam Research CorporationInventors: Jengyi Yu, Samantha S.H. Tan, Liu Yang, Chen-Wei Liang, Boris Volosskiy, Richard Wise, Yang Pan, Da Li, Ge Yuan, Andrew Liang
-
Publication number: 20220208551Abstract: Tin oxide films are used as spacers and hardmasks in semiconductor device manufacturing. In one method, tin oxide layer (e.g., spacer footing) needs to be selectively etched in a presence of an exposed silicon-containing layer, such as SiOC, SiON, SiONC, amorphous silicon, SiC, or SiN. In order to reduce damage to the silicon-containing layer the process involves passivating the silicon-containing layer towards a tin oxide etch chemistry, etching the tin oxide, and repeating passivation and etch in an alternating fashion. For example, passivation and etch can be each performed between 2-50 times.Type: ApplicationFiled: June 22, 2020Publication date: June 30, 2022Inventors: Seongjun Heo, Jengyi Yu, Chen-Wei Liang, Alan J. Jensen, Samantha S.H. Tan