Patents by Inventor Cheng-Liang LIU

Cheng-Liang LIU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240145398
    Abstract: A carrier structure is provided, in which at least one positioning area is defined on a chip-placement area of a package substrate, and at least one alignment portion is disposed on the positioning area. Therefore, the precision of manufacturing the alignment portion is improved by disposing the positioning area on the chip-placement area, such that the carrier structure can provide a better alignment mechanism for the chip placement operation.
    Type: Application
    Filed: December 8, 2022
    Publication date: May 2, 2024
    Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.
    Inventors: Cheng-Liang HSU, Wan-Rou CHEN, Hsin-Yin CHANG, Tsung-Li LIN, Hsiu-Jung LI, Chiu-Lien LI, Fu-Quan XU, Yi-Wen LIU, Chih-Chieh SUN
  • Patent number: 11916077
    Abstract: The present disclosure describes an apparatus with a local interconnect structure. The apparatus can include a first transistor, a second transistor, a first interconnect structure, a second interconnect structure, and a third interconnect structure. The local interconnect structure can be coupled to gate terminals of the first and second transistors and routed at a same interconnect level as reference metal lines coupled to ground and a power supply voltage. The first interconnect structure can be coupled to a source/drain terminal of the first transistor and routed above the local interconnect structure. The second interconnect structure can be coupled to a source/drain terminal of the second transistor and routed above the local interconnect structure. The third interconnect structure can be routed above the local interconnect structure and at a same interconnect level as the first and second interconnect structures.
    Type: Grant
    Filed: May 24, 2021
    Date of Patent: February 27, 2024
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chih-Liang Chen, Cheng-Chi Chuang, Chih-Ming Lai, Chia-Tien Wu, Charles Chew-Yuen Young, Hui-Ting Yang, Jiann-Tyng Tzeng, Ru-Gun Liu, Wei-Cheng Lin, Lei-Chun Chou, Wei-An Lai
  • Patent number: 11787904
    Abstract: A phosphinated (2,6-dimethylphenyl ether) oligomer, preparation method thereof and cured product. The phosphinated (2,6-dimethylphenyl ether) oligomer includes a structure represented by Formula (1): wherein X is a single bond, —CH2—, —O—, —C(CH3)2— or R?0, R0, R1, R2 and R3 are independently hydrogen, C1-C6 alkyl or phenyl; n and m are independently an integer from 0 to 300; p and q are independently an integer from 1 to 4; Y is hydrogen, U and V are independently an aliphatic structure.
    Type: Grant
    Filed: December 4, 2020
    Date of Patent: October 17, 2023
    Assignee: CPC CORPORATION, TAIWAN
    Inventors: Sheng-De Li, Ching-Hsuan Lin, Cheng-Liang Liu, Jun-Cheng Ye, You-Lin Shih, Yu An Lin, Wei-Yen Chen, Way-Chih Hsu, Jui-Fu Kao, Ming-Yu Huang, Jann-Chen Lin, Yih-Ping Wang
  • Publication number: 20210340321
    Abstract: A phosphinated (2,6-dimethylphenyl ether) oligomer, preparation method thereof and cured product are provided. The phosphinated (2,6-dimethylphenyl ether) oligomer includes a structure represented by Formula (1): wherein X is a single bond, —CH2—, —O—, —C(CH3)2— or R?0, R0, R1, R2 and R3 are independently hydrogen, C1-C6 alkyl or phenyl; n and m are independently an integer from 0 to 300; p and q are independently an integer from 1 to 4; Y is hydrogen, U and V are independently an aliphatic structure.
    Type: Application
    Filed: December 4, 2020
    Publication date: November 4, 2021
    Inventors: Sheng-De LI, Ching-Hsuan LIN, Cheng-Liang LIU, Jun-Cheng YE, You-Lin SHIH, Yu An LIN, Wei-Yen CHEN, Way-Chih HSU, Jui-Fu KAO, Ming-Yu HUANG, Jann-Chen LIN, Yih-Ping WANG