Patents by Inventor Chenhsin Lien

Chenhsin Lien has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7009252
    Abstract: ESD protection devices and methods to form them are provided in this invention. By employing the thin gate oxide fabricated by a dual gate oxide process, ESD protection devices with a lower trigger voltage are provided. The NMOS for ESD protection according to the present invention has islands with thin gate oxides and a control gate with a thick gate oxide. These islands overlap the drain region of the NMOS to reduce the breakdown voltage of the PN junction in the drain region, thereby reducing the ESD trigger voltage and improving the ESD protection level of the NMOS. Furthermore, the invention is applicable to general integrated-circuit processes as well as various ESD protection devices.
    Type: Grant
    Filed: January 28, 2003
    Date of Patent: March 7, 2006
    Assignee: Winbond Electronics Corp.
    Inventors: Shi-Tron Lin, Wei-Fan Chen, Chenhsin Lien
  • Patent number: 6864536
    Abstract: An electrostatic discharge (ESD) protection device includes a semiconductor layer, a source region formed in the layer, a drain region formed in the layer, a channel region in the layer between the source and drain regions, and a gate over the channel region. A plurality of current divider segments are distributed on the drain region and extend between the gate and drain contacts. The segments can be formed of polysilicon or a field oxide.
    Type: Grant
    Filed: December 20, 2000
    Date of Patent: March 8, 2005
    Assignee: Winbond Electronics Corporation
    Inventors: Shi-Tron Lin, Wei-Fan Chen, Chenhsin Lien, Wan-Yun Lin
  • Publication number: 20030173630
    Abstract: ESD protection devices and methods to form them are provided in this invention. By employing the thin gate oxide fabricated by a dual gate oxide process, ESD protection devices with a lower trigger voltage are provided. The NMOS for ESD protection according to the present invention has islands with thin gate oxides and a control gate with a thick gate oxide. These islands overlap the drain region of the NMOS to reduce the breakdown voltage of the PN junction in the drain region, thereby reducing the ESD trigger voltage and improving the ESD protection level of the NMOS. Furthermore, the invention is applicable to general integrated-circuit processes as well as various ESD protection devices.
    Type: Application
    Filed: January 28, 2003
    Publication date: September 18, 2003
    Applicant: WINBOND ELECTRONICS CORP.
    Inventors: Shi-Tron Lin, Wei-Fan Chen, Chenhsin Lien
  • Patent number: 6573568
    Abstract: ESD protection devices and methods to form them are provided in this invention. By employing the thin gate oxide fabricated by a dual gate oxide process, ESD protection devices with a lower trigger voltage are provided. The NMOS for ESD protection according to the present invention has islands with thin gate oxides and a control gate with a thick gate oxide. These islands overlap the drain region of the NMOS to reduce the breakdown voltage of the PN junction in the drain region, thereby reducing the ESD trigger voltage and improving the ESD protection level of the NMOS. Furthermore, the invention is applicable to general integrated-circuit processes as well as various ESD protection devices.
    Type: Grant
    Filed: June 1, 2001
    Date of Patent: June 3, 2003
    Assignee: Winbond Electronics Corp.
    Inventors: Shi-Tron Lin, Wei-Fan Chen, Chenhsin Lien
  • Publication number: 20020190333
    Abstract: ESD protection devices and methods to form them are provided in this invention. By employing the thin gate oxide fabricated by a dual gate oxide process, ESD protection devices with a lower trigger voltage are provided. The NMOS for ESD protection according to the present invention has islands with thin gate oxides and a control gate with a thick gate oxide. These islands overlap the drain region of the NMOS to reduce the breakdown voltage of the PN junction in the drain region, thereby reducing the ESD trigger voltage and improving the ESD protection level of the NMOS. Furthermore, the invention is applicable to general integrated-circuit processes as well as various ESD protection devices.
    Type: Application
    Filed: June 1, 2001
    Publication date: December 19, 2002
    Applicant: Winbond Electronics Corp.
    Inventors: Shi-Tron Lin, Wei-Fan Chen, Chenhsin Lien
  • Publication number: 20020074602
    Abstract: An electrostatic discharge (ESD) protection device includes a semiconductor layer, a source region formed in the layer, a drain region formed in the layer, a channel region in the layer between the source and drain regions, and a gate over the channel region. A plurality of current divider segments are distributed on the drain region and extend between the gate and drain contacts. The segments can be formed of polysilicon or a field oxide.
    Type: Application
    Filed: December 20, 2000
    Publication date: June 20, 2002
    Applicant: Winbond Electronics Corporation
    Inventors: Shi-Tron Lin, Wei-Fan Chen, Chenhsin Lien, Wan-Yun Lin