Patents by Inventor Cheol Joong PARK

Cheol Joong PARK has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230298670
    Abstract: A memory device includes a target memory block and a peripheral circuit configured to float local word lines which are coupled to the target memory block while an erase voltage rises to a target level, apply a first voltage to the local word lines after the erase voltage reaches the target level, and apply one or more group voltages to the local word lines after applying the first voltage.
    Type: Application
    Filed: August 9, 2022
    Publication date: September 21, 2023
    Inventor: Cheol Joong PARK
  • Patent number: 11282576
    Abstract: A memory device having an improved threshold voltage distribution includes: a memory block including a plurality of memory cells; a peripheral circuit configured to perform an erase operation on the memory block; and control logic configured to: control the peripheral circuit to suspend the erase operation in response to a suspend command received from an external source, determine an erase state of the plurality of memory cells by using a plurality of erase state verify voltages in response to a resume command received subsequently to the suspend command, and determine a level of an erase voltage to be applied to the memory block and an erase voltage applying time for which the erase voltage is to be applied based on the determination result.
    Type: Grant
    Filed: January 18, 2021
    Date of Patent: March 22, 2022
    Assignee: SK hynix Inc.
    Inventors: Cho Rong Park, Cheol Joong Park
  • Publication number: 20210142856
    Abstract: A memory device having an improved threshold voltage distribution includes: a memory block including a plurality of memory cells; a peripheral circuit configured to perform an erase operation on the memory block; and control logic configured to: control the peripheral circuit to suspend the erase operation in response to a suspend command received from an external source, determine an erase state of the plurality of memory cells by using a plurality of erase state verify voltages in response to a resume command received subsequently to the suspend command, and determine a level of an erase voltage to be applied to the memory block and an erase voltage applying time for which the erase voltage is to be applied based on the determination result.
    Type: Application
    Filed: January 18, 2021
    Publication date: May 13, 2021
    Inventors: Cho Rong Park, Cheol Joong Park
  • Patent number: 10910063
    Abstract: A memory device having an improved threshold voltage distribution includes: a memory block including a plurality of memory cells; a peripheral circuit configured to perform an erase operation on the memory block; and control logic configured to: control the peripheral circuit to suspend the erase operation in response to a suspend command received from an external source, determine an erase state of the plurality of memory cells by using a plurality of erase state verify voltages in response to a resume command received subsequently to the suspend command, and determine a level of an erase voltage to be applied to the memory block and an erase voltage applying time for which the erase voltage is to be applied based on the determination result.
    Type: Grant
    Filed: January 2, 2020
    Date of Patent: February 2, 2021
    Assignee: SK hynix Inc.
    Inventors: Cho Rong Park, Cheol Joong Park
  • Publication number: 20200381057
    Abstract: A memory device having an improved threshold voltage distribution includes: a memory block including a plurality of memory cells; a peripheral circuit configured to perform an erase operation on the memory block; and control logic configured to: control the peripheral circuit to suspend the erase operation in response to a suspend command received from an external source, determine an erase state of the plurality of memory cells by using a plurality of erase state verify voltages in response to a resume command received subsequently to the suspend command, and determine a level of an erase voltage to be applied to the memory block and an erase voltage applying time for which the erase voltage is to be applied based on the determination result.
    Type: Application
    Filed: January 2, 2020
    Publication date: December 3, 2020
    Inventors: Cho Rong PARK, Cheol Joong PARK