Patents by Inventor Chi Hsiang SUN

Chi Hsiang SUN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11525281
    Abstract: A smart door lock device is installed on a door panel. The smart door lock device includes a base, a handle and a projection module. The base is combined with the door panel. The handle is installed on the base. The projection module is installed on the base. A safe door opening range image corresponding to a rotation range of the door panel can be projected on a ground by the projection module.
    Type: Grant
    Filed: June 21, 2022
    Date of Patent: December 13, 2022
    Assignee: PRIMAX ELECTRONICS LTD.
    Inventors: Yung-Ming Tsai, Li-Kuei Cheng, Chi-Hsiang Sun
  • Patent number: 11290116
    Abstract: A control circuit of delay lock loop and a control method thereof are provided. The control circuit includes a power status detector, a voltage comparator, an enable signal generator and a control signal generator. The power status detector detects a transition edge of a clock enable signal to generate a trigger signal corresponding to a variation of an operation power. The voltage comparator compares the operation power with a reference voltage to generate a comparison result. The enable signal generator sets an enable signal to an active state according to the trigger signal and sets the enable signal to a non-active state according to the comparison result. The control signal generator outputs a control clock to generate a control signal when the enable signal is in the active state.
    Type: Grant
    Filed: August 2, 2021
    Date of Patent: March 29, 2022
    Assignee: Winbond Electronics Corp.
    Inventors: Zong-Ying Ho, Chi-Hsiang Sun
  • Publication number: 20220069827
    Abstract: A control circuit of delay lock loop and a control method thereof are provided. The control circuit includes a power status detector, a voltage comparator, an enable signal generator and a control signal generator. The power status detector detects a transition edge of a clock enable signal to generate a trigger signal corresponding to a variation of an operation power. The voltage comparator compares the operation power with a reference voltage to generate a comparison result. The enable signal generator sets an enable signal to an active state according to the trigger signal and sets the enable signal to a non-active state according to the comparison result. The control signal generator outputs a control clock to generate a control signal when the enable signal is in the active state.
    Type: Application
    Filed: August 2, 2021
    Publication date: March 3, 2022
    Applicant: Winbond Electronics Corp.
    Inventors: Zong-Ying Ho, Chi-Hsiang Sun
  • Patent number: 10979057
    Abstract: A delay lock loop and a phase locking method thereof are provided. The delay lock loop includes a first divider, a delay line, a frequency multiplier, a second divider, a phase detection and controlling circuit and a setting signal generator. The first divider generates a divided reference clock signal. The second divider generates a first feedback clock signal and a second feedback clock signal which are complementary by dividing an output clock signal, and generates a selected feedback clock signal by selecting the first or second feedback clock signal according to a setting signal. The phase detection and controlling circuit compares phases of the selected feedback clock signal and the divided reference clock signal to generate a delay control signal. The setting signal generator samples the divided reference clock signal by the first feedback clock signal to generate the setting signal.
    Type: Grant
    Filed: September 17, 2020
    Date of Patent: April 13, 2021
    Assignee: Winbond Electronics Corp.
    Inventors: Chi-Hsiang Sun, Shih-Nung Wei
  • Patent number: 10256800
    Abstract: A delay-locked loop circuit and a selection method of unit coarse delay are provided. The delay-locked loop circuit includes a frequency detector and a unit coarse delay selector. The frequency detector receives a reset signal and a clock signal. The frequency detector performs a sampling operation to detect a clock frequency of the clock signal based on a time shift of the reset signal and a sequential delay of the reset signal to generate a plurality of determining signals. The unit coarse delay selector selects one of the plurality of determining signals with an earliest transition time as a selected coarse delay signal to control a timing of the delay-locked loop circuit.
    Type: Grant
    Filed: June 12, 2018
    Date of Patent: April 9, 2019
    Assignee: Winbond Electronics Corp.
    Inventors: Joonho Kim, Chi-Hsiang Sun
  • Patent number: 8422315
    Abstract: A memory chip is provided and includes a control unit, a wait controller, and a wait receiver. When the memory chip operates in an active mode and the control unit determines that the memory chip will be changed to operate in an inactive mode according to an input address signal, the wait controller changes a state of a wait signal at a wait pad from a de-asserted state to an asserted state. When the memory chip operates in an inactive mode and the wait receiver detects that the state of the wait signal has been changed from the de-asserted state to the asserted state, the control unit determines whether the memory chip will be changed to operate in the active mode or a word-line boundary crossing operation will be performed to another memory chip.
    Type: Grant
    Filed: July 6, 2010
    Date of Patent: April 16, 2013
    Assignee: Winbond Electronics Corp.
    Inventor: Chi Hsiang Sun
  • Publication number: 20120011327
    Abstract: A memory chip is provided and includes a control unit, a wait controller, and a wait receiver. When the memory chip operates in an active mode and the control unit determines that the memory chip will be changed to operate in an inactive mode according to an input address signal, the wait controller changes a state of a wait signal at a wait pad from a de-asserted state to an asserted state. When the memory chip operates in an inactive mode and the wait receiver detects that the state of the wait signal has been changed from the de-asserted state to the asserted state, the control unit determines whether the memory chip will be changed to operate in the active mode or a word-line boundary crossing operation will be performed to another memory chip.
    Type: Application
    Filed: July 6, 2010
    Publication date: January 12, 2012
    Inventor: Chi Hsiang SUN