Patents by Inventor Chi-Rong Lin

Chi-Rong Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7462560
    Abstract: A process of physical vapor depositing mirror layer with improved reflectivity is disclosed. A wafer is loaded into a PVD tool comprising a degas chamber, a Ti/TiN sputter deposition chamber, a cooling chamber, and an aluminum sputter deposition chamber. A wafer degas process is first performed within the degas chamber. The wafer is then transferred to the Ti/TiN sputter deposition chamber and deposition sputtering a layer of titanium onto the wafer. The wafer is transferred to the cooling chamber and gas cooling the wafer temperature down to 40-50° C. The wafer is then transferred to the aluminum sputter deposition chamber and deposition sputtering a layer of aluminum onto the wafer at 40-50° C. with a backside gas turned off. The deposited layer of aluminum over the wafer has a reflectivity of about 0.925 at wavelength of around 380 nm.
    Type: Grant
    Filed: August 11, 2005
    Date of Patent: December 9, 2008
    Assignee: United Microelectronics Corp.
    Inventors: Nien-Chung Chiang, Chih-Sheng Chang, Chun-Hsing Tung, Yi-Tyng Wu, Huai-Hsuan Tsai, Chi-Rong Lin
  • Publication number: 20070037393
    Abstract: A process of physical vapor depositing mirror layer with improved reflectivity is disclosed. A wafer is loaded into a PVD tool comprising a degas chamber, a Ti/TiN sputter deposition chamber, a cooling chamber, and an aluminum sputter deposition chamber. A wafer degas process is first performed within the degas chamber. The wafer is then transferred to the Ti/TiN sputter deposition chamber and deposition sputtering a layer of titanium onto the wafer. The wafer is transferred to the cooling chamber and gas cooling the wafer temperature down to 40-50° C. The wafer is then transferred to the aluminum sputter deposition chamber and deposition sputtering a layer of aluminum onto the wafer at 40-50° C. with a backside gas turned off. The deposited layer of aluminum over the wafer has a reflectivity of about 0.925 at wavelength of around 380 nm.
    Type: Application
    Filed: August 11, 2005
    Publication date: February 15, 2007
    Inventors: Nien-Chung Chiang, Chih-Sheng Chang, Chun-Hsing Tung, Yi-Tyng Wu, Huai-Hsuan Tsai, Chi-Rong Lin
  • Patent number: 7115438
    Abstract: A method for manufacturing a complementary metal-oxide semiconductor sensor is provided. The present method provides a semiconductor structure including a plurality of conductors thereon. An inter-metal dielectric layer is formed on the conductors. A silicon nitride film is applied on the inter-metal dielectric layer. An oxide layer is formed on the silicon nitride film. The oxide layer, the silicon nitride film and the inter-metal dielectric are etched to expose portions of the conductors. The oxide layer and the exposed conductors are cleaned in a cleaning step later.
    Type: Grant
    Filed: April 29, 2004
    Date of Patent: October 3, 2006
    Assignee: United Microelectronics Corp.
    Inventors: Chi-Rong Lin, Nien-Chung Jiang, Chih-Sheng Chang
  • Publication number: 20050245013
    Abstract: A method for manufacturing a complementary metal-oxide semiconductor sensor is provided. The present method provides a semiconductor structure including a plurality of conductors thereon. An inter-metal dielectric layer is formed on the conductors. A silicon nitride film is applied on the inter-metal dielectric layer. An oxide layer is formed on the silicon nitride film. The oxide layer, the silicon nitride film and the inter-metal dielectric are etched to expose portions of the conductors. The oxide layer and the exposed conductors are cleaned in a cleaning step later.
    Type: Application
    Filed: April 29, 2004
    Publication date: November 3, 2005
    Inventors: Chi-Rong Lin, Nien-Chung Jiang, Chih-Sheng Chang
  • Patent number: 6617189
    Abstract: A method of fabricating an image sensor on a semiconductor substrate including a sensor array region is introduced. First, an R/G/B color filter array (CFA) is formed on portions of the semiconductor substrate corresponding to the sensor array region. Then, a spacer layer is formed on the R/G/B CFA, and a plurality of U-lens is formed on the spacer layer corresponding to the R/G/B CFA. Afterwards, a buffer layer is coated to fill a space between the U-lens, and a low-temperature passivation layer is deposited on the buffer layer and the U-lens at a temperature of about 300° C. or less to prevent the R/G/B CFA from damage.
    Type: Grant
    Filed: May 28, 2002
    Date of Patent: September 9, 2003
    Assignee: United Microelectronics Corp.
    Inventors: Tze-Jing Chen, Ching-Chung Chen, Tung-Hu Lin, Chen-Bin Lin, Chi-Rong Lin
  • Patent number: 6146742
    Abstract: A method for forming a barrier/glue layer above the polysilicon layer of a MOS transistor gate comprising the step of providing a semiconductor substrate, and then forming a gate oxide layer above the substrate. Next, a polysilicon layer is formed over the gate oxide layer. Thereafter, a titanium layer is deposited over the polysilicon layer first, and then a titanium nitride layer is deposited above the titanium layer. This titanium/titanium nitride bi-layer is capable of increasing the adhesive strength with a subsequently deposited tungsten silicide layer, and preventing the peeling of the tungsten silicide layer. Furthermore, the titanium nitride layer acts as a barrier for fluorine atoms preventing their diffusion to the gate oxide layer/polysilicon layer interface, and affecting the effective thickness of the gate oxide layer. In the subsequent step, a tungsten suicide layer is formed above the titanium nitride layer.
    Type: Grant
    Filed: March 3, 1998
    Date of Patent: November 14, 2000
    Assignee: United Microelectronics Corp.
    Inventors: Wen-Yi Hsieh, Chi-Rong Lin, Horng-Bor Lu, Jenn-Tarng Lin
  • Patent number: 6121132
    Abstract: A method for reducing the stress on a titanium nitride layer formed by collimator sputtering. On a semiconductor substrate, an insulated oxide layer is formed. A trench is formed in the insulated oxide layer. On the trench, a first titanium nitride layer is formed conformally by using physical or chemical vapor deposition as a buffer layer. A second titanium nitride layer is formed by collimator sputtering on the first titanium layer. The orientation of lattice arrangement of the second titanium nitride layers is changed from <100>-orientation to <111>-orientation, and therefore, the stress is reduced.
    Type: Grant
    Filed: September 30, 1997
    Date of Patent: September 19, 2000
    Assignee: United Microelectronics Corp.
    Inventors: Chi-Rong Lin, Horng-Bor Lu
  • Patent number: 6048788
    Abstract: A method of forming a metal plug. A contact window is formed to penetrate through a dielectric layer on a substrate having a MOS formed thereon. A titanium glue layer is formed on the dielectric layer and the circumference of the contact window. A titanium barrier layer is formed on the titanium nitride layer. Using nitrogen plasma bombardment on the titanium nitride layer, the structure of the titanium nitride layer is transformed. The number of the nucleation seeds is increased, and the size of grains is reduced. A metal layer is formed on the titanium nitride layer and fills the contact window. A part of the metal layer is removed and a metal plug within the contact window is formed.
    Type: Grant
    Filed: January 20, 1998
    Date of Patent: April 11, 2000
    Assignee: United Microelectronics Corp.
    Inventors: Hung-Yi Huang, Wen-Yi Hsieh, Chi-Rong Lin, Jenn-Tarng Lin