Patents by Inventor Chi-Sheng Chung

Chi-Sheng Chung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11940737
    Abstract: A method includes receiving a device design layout and a scribe line design layout surrounding the device design layout. The device design layout and the scribe line design layout are rotated in different directions. An optical proximity correction (OPC) process is performed on the rotated device design layout and the rotated scribe line design layout. A reticle includes the device design layout and the scribe line design layout is formed after performing the OPC process.
    Type: Grant
    Filed: May 7, 2021
    Date of Patent: March 26, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Hsueh-Yi Chung, Yung-Cheng Chen, Fei-Gwo Tsai, Chi-Hung Liao, Shih-Chi Fu, Wei-Ti Hsu, Jui-Ping Chuang, Tzong-Sheng Chang, Kuei-Shun Chen, Meng-Wei Chen
  • Patent number: 9984983
    Abstract: The semiconductor package includes a substrate, a die, a first metal layer, a second metal layer and an optional seed layer. The package body at least partially encapsulates the die on the substrate. The seed layer is disposed on the package body and the first metal layer is disposed on the seed layer. The second metal layer is disposed on the first metal layer and the lateral surface of the substrate. The first metal layer and the second metal layer form an outer metal cap that provides thermal dissipation and electromagnetic interference (EMI) shielding.
    Type: Grant
    Filed: September 21, 2016
    Date of Patent: May 29, 2018
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Chi-Sheng Chung, Kuo-Hsien Liao, Jin-Feng Yang, Chen-Yin Tai, Yung-I Yeh
  • Publication number: 20170012007
    Abstract: The semiconductor package includes a substrate, a die, a first metal layer, a second metal layer and an optional seed layer. The package body at least partially encapsulates the die on the substrate. The seed layer is disposed on the package body and the first metal layer is disposed on the seed layer. The second metal layer is disposed on the first metal layer and the lateral surface of the substrate. The first metal layer and the second metal layer form an outer metal cap that provides thermal dissipation and electromagnetic interference (EMI) shielding.
    Type: Application
    Filed: September 21, 2016
    Publication date: January 12, 2017
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chi-Sheng Chung, Kuo-Hsien Liao, Jin-Feng Yang, Chen-Yin Tai, Yung-I Yeh
  • Patent number: 9484313
    Abstract: The semiconductor package includes a substrate, a die, a first metal layer, a second metal layer and an optional seed layer. The package body at least partially encapsulates the die on the substrate. The seed layer is disposed on the package body and the first metal layer is disposed on the seed layer. The second metal layer is disposed on the first metal layer and the lateral surface of the substrate. The first metal layer and the second metal layer form an outer metal cap that provides thermal dissipation and electromagnetic interference (EMI) shielding.
    Type: Grant
    Filed: February 27, 2013
    Date of Patent: November 1, 2016
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Chi-Sheng Chung, Kuo-Hsien Liao, Jin-Feng Yang, Chen-Yin Tai, Yung-I Yeh
  • Publication number: 20140239464
    Abstract: The semiconductor package includes a substrate, a die, a first metal layer, a second metal layer and an optional seed layer. The package body at least partially encapsulates the die on the substrate. The seed layer is disposed on the package body and the first metal layer is disposed on the seed layer. The second metal layer is disposed on the first metal layer and the lateral surface of the substrate. The first metal layer and the second metal layer form an outer metal cap that provides thermal dissipation and electromagnetic interference (EMI) shielding.
    Type: Application
    Filed: February 27, 2013
    Publication date: August 28, 2014
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chi-Sheng Chung, Kuo-Hsien Liao, Jin-Feng Yang, Chen-Yin Tai, Yung-I Yeh
  • Patent number: 8786060
    Abstract: A semiconductor package includes a substrate, a semiconductor die, a package body, an electromagnetic interference shield, a dielectric structure and an antenna element. The substrate comprises a grounding segment and a feeding point. The semiconductor die is disposed on the substrate. The package body encapsulates the semiconductor die. The electromagnetic interference shield is formed on the package body. The dielectric structure encapsulates the electromagnetic interference shield. The antenna element is formed on the dielectric structure and electrically connecting the grounding segment of the substrate and the feeding point.
    Type: Grant
    Filed: May 4, 2012
    Date of Patent: July 22, 2014
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Han-Chee Yen, Chi-Sheng Chung, Kuo-Hsien Liao, Yung-I Yeh
  • Patent number: 8704341
    Abstract: Semiconductor packages and related methods. The semiconductor package includes a substrate, a semiconductor chip, a package body, a recess and a conductive layer. The substrate includes a grounding element. The semiconductor chip is disposed on the substrate and has a lateral surface and an upper surface. The package body encapsulates the lateral surface of the semiconductor chip. The recess is formed in the package body and exposes the upper surface of the semiconductor chip. The conductive layer covers an outer surface of the package body, the grounding element and the upper surface of the semiconductor chip exposed by the recess to provide both thermal dissipation and EMI shielding for the semiconductor chip.
    Type: Grant
    Filed: May 15, 2012
    Date of Patent: April 22, 2014
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: I-Chia Lin, Yu-Chou Tseng, Jin-Feng Yang, Chi-Sheng Chung, Kuo-Hsien Liao
  • Publication number: 20130307128
    Abstract: Semiconductor packages and related methods. The semiconductor package includes a substrate, a semiconductor chip, a package body, a recess and a conductive layer. The substrate includes a grounding element. The semiconductor chip is disposed on the substrate and has a lateral surface and an upper surface. The package body encapsulates the lateral surface of the semiconductor chip. The recess is formed in the package body and exposes the upper surface of the semiconductor chip. The conductive layer covers an outer surface of the package body, the grounding element and the upper surface of the semiconductor chip exposed by the recess to provide both thermal dissipation and EMI shielding for the semiconductor chip.
    Type: Application
    Filed: May 15, 2012
    Publication date: November 21, 2013
    Inventors: I-Chia Lin, Yu-Chou Tseng, Jin-Feng Yang, Chi-Sheng Chung, Kuo-Hsien Liao
  • Publication number: 20130292808
    Abstract: A semiconductor package includes a substrate, a semiconductor die, a package body, an electromagnetic interference shield, a dielectric structure and an antenna element. The substrate comprises a grounding segment and a feeding point. The semiconductor die is disposed on the substrate. The package body encapsulates the semiconductor die. The electromagnetic interference shield is formed on the package body. The dielectric structure encapsulates the electromagnetic interference shield. The antenna element is formed on the dielectric structure and electrically connecting the grounding segment of the substrate and the feeding point.
    Type: Application
    Filed: May 4, 2012
    Publication date: November 7, 2013
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Han-Chee Yen, Chi-Sheng Chung, Kuo-Hsien Liao, Yung-I Yeh