Patents by Inventor Chia-Shun Hsiao

Chia-Shun Hsiao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060079080
    Abstract: A contact via to a surface of a semiconductor material is provided, the contact via having a sidewall which is produced by anisotropically etching a dielectric layer which is placed on via openings. A protective layer is provided on the surface of the semiconductor material. To protect the substrate, an initial etch through an interlayer dielectric is performed to create an initial via which extends toward, but not into the substrate. At least a portion of the protective layer is retained on the substrate. In another step, the final contact via is created. During this step the protective layer is penetrated to open a via to the surface of the semiconductor material.
    Type: Application
    Filed: October 12, 2004
    Publication date: April 13, 2006
    Inventors: Kuei-Chang Tsai, Chunyuan Chao, Chia-Shun Hsiao
  • Publication number: 20060017092
    Abstract: Conventional fabrication of top oxide in an ONO-type memory cell stack usually produces Bird's Beak. Certain materials in the stack such as silicon nitrides are relatively difficult to oxidize. As a result oxidation does not proceed uniformly along the multi-layered height of the ONO-type stack. The present disclosure shows how radical-based fabrication of top-oxide of an ONO stack (i.e. by ISSG method) can help to reduce formation of Bird's Beak. More specifically, it is indicated that short-lived oxidizing agents (e.g., atomic oxygen) are able to better oxidize difficult to oxidize materials such as silicon nitride and the it is indicated that the short-lived oxidizing agents alternatively or additionally do not diffuse deeply through already oxidized layers of the ONO stack such as the lower silicon oxide layer. As a result, a more uniform top oxide dielectric can be fabricated with more uniform breakdown voltages along its height.
    Type: Application
    Filed: July 23, 2004
    Publication date: January 26, 2006
    Inventors: Zhong Dong, Chuck Jang, Ching-Hwa Chen, Chia-Shun Hsiao
  • Patent number: 6962848
    Abstract: To fabricate a semiconductor memory, one or more pairs of first structures are formed over a semiconductor substrate. Each first structure comprises (a) a plurality of floating gates of memory cells and (b) a first conductive line providing control gates for the memory cells. The control gates overlie the floating gates. Each pair of the first structures corresponds to a plurality of doped regions each of which provides a source/drain region to a memory cell having the floating and control gates in one or the structure and a source/drain region to a memory cell having floating and control gates in the other one of the structures. For each pair, a second conductive line is formed whose bottom surface extends between the two structures and physically contacts the corresponding first doped regions. In some embodiments, the first doped regions are separated by insulation trenches. The second conductive line may form a conductive plug at least partially filling the region between the two first structures.
    Type: Grant
    Filed: October 20, 2003
    Date of Patent: November 8, 2005
    Assignee: ProMOS Technologies Inc.
    Inventors: Chung Wai Leung, Chia-Shun Hsiao, Vei-Han Chan
  • Publication number: 20050227437
    Abstract: Conventional fabrication of sidewall oxide around an ONO-type memory cell stack usually produces Bird's Beak because prior to the fabrication, there is an exposed sidewall of the ONO-type memory cell stack that exposes side parts of a plurality of material layers respectively composed of different materials. Certain materials in the stack such as silicon nitrides are more difficult to oxidize than other materials in the stack such polysilicon. As a result oxidation does not proceed uniformly along the multi-layered height of the sidewall. The present disclosure shows how radical-based fabrication of sidewall dielectric can help to reduce the Bird's Beak formation. More specifically, it is indicated that short-lived oxidizing agents (e.g.
    Type: Application
    Filed: April 7, 2004
    Publication date: October 13, 2005
    Inventors: Zhong Dong, Chuck Jang, Ching-Hwa Chen, Chunchieh Huang, Jin-Ho Kim, Vei-Han Chan, Chung Leung, Chia-Shun Hsiao, George Kovall, Steven Yang
  • Publication number: 20050196913
    Abstract: Dielectric regions (210) are formed on a semiconductor substrate between active areas of nonvolatile memory cells. The top portions of the dielectric region sidewalls are etched to recess the top portions laterally away from the active areas. Then a conductive layer is deposited to form the floating gates (410). The recessed portions of the dielectric sidewalls allow the floating gates to be wider at the top. The gate coupling ratio is increased as a result. Other features are also provided.
    Type: Application
    Filed: April 7, 2005
    Publication date: September 8, 2005
    Inventors: Chia-Shun Hsiao, Yi Ding
  • Publication number: 20050170578
    Abstract: Nonvolatile memory wordlines (160) are formed as sidewall spacers on sidewalls of control gate structures (280). Each control gate structure may contain floating and control gates (120, 140), or some other elements. Pedestals (340) are formed adjacent to the control gate structures before the conductive layer (160) for the wordlines is deposited. The pedestals will facilitate formation of the contact openings (330.1) that will be etched in an overlying dielectric (310) to form contacts to the wordlines. The pedestals can be dummy structures. A pedestal can physically contact two wordlines.
    Type: Application
    Filed: February 4, 2004
    Publication date: August 4, 2005
    Inventors: Chia-Shun Hsiao, Chunchieh Huang, Jin-Ho Kim, Kuei-Chang Tsai, Barbara Haselden, Daniel Wang
  • Publication number: 20050170646
    Abstract: In integrated circuit fabrication, an etch is used that has a lateral component. For example, the etch may be isotropic. Before the isotropic etch of a layer (160), another etch of the same layer is performed. This other etch can be anisotropic. This etch attacks a portion (160X2) of the layer adjacent to the feature to be formed by the isotropic etch. That portion is entirely or partially removed by the anisotropic etch. Then the isotropic etch mask (420) is formed to extend beyond the feature over the location of the portion subjected to the anisotropic etch. If that portion was removed entirely, then the isotropic etch mask may completely seal off the feature to be formed on the side of that portion, so the lateral etching will not occur. If that portion was removed only partially, then the lateral undercut will be impeded because the passage to the feature under the isotropic etch mask will be narrowed.
    Type: Application
    Filed: February 4, 2004
    Publication date: August 4, 2005
    Inventors: Chunchieh Huang, Chia-Shun Hsiao, Jin-Ho Kim, Kuei-Chang Tsai, Barbara Haselden, Daniel Wang
  • Publication number: 20050133828
    Abstract: A method and structure are provided with reduced gate wrap around to advantageously control for threshold voltage and increase stability in semiconductor devices. A spacer is provided aligned to field dielectric layers to protect the dielectric layers during subsequent etch processes. The spacer is then removed prior to subsequently forming a part of a gate oxide layer and a gate conductor layer. Advantageously, the spacer protects the corner area o the field dielectric and also allows for enhanced thickness of the gate oxide near the corners.
    Type: Application
    Filed: January 31, 2005
    Publication date: June 23, 2005
    Inventors: Chia-Shun Hsiao, Dong Jun Kim
  • Publication number: 20050054174
    Abstract: A method and structure are provided with reduced gate wrap around to advantageously control for threshold voltage and increase stability in semiconductor devices. A spacer is provided aligned to field dielectric layers to protect the dielectric layers during subsequent etch processes. The spacer is then removed prior to subsequently forming a part of a gate oxide layer and a gate conductor layer. Advantageously, the spacer protects the corner area o the field dielectric and also allows for enhanced thickness of the gate oxide near the corners.
    Type: Application
    Filed: September 5, 2003
    Publication date: March 10, 2005
    Inventors: Chia-Shun Hsiao, Dong Kim
  • Patent number: 6864148
    Abstract: A method and structure are provided with reduced gate wrap around to advantageously control for threshold voltage and increase stability in semiconductor devices. A spacer is provided aligned to field dielectric layers to protect the dielectric layers during subsequent etch processes. The spacer is then removed prior to subsequently forming a part of a gate oxide layer and a gate conductor layer. Advantageously, the spacer protects the corner area o the field dielectric and also allows for enhanced thickness of the gate oxide near the corners.
    Type: Grant
    Filed: September 5, 2003
    Date of Patent: March 8, 2005
    Assignee: Mosel Vitelic, Inc.
    Inventors: Chia-Shun Hsiao, Dong Jun Kim
  • Publication number: 20050037530
    Abstract: Dielectric regions (210) are formed on a semiconductor substrate between active areas of nonvolatile memory cells. The top portions of the dielectric region sidewalls are etched to recess the top portions laterally away from the active areas. Then a conductive layer is deposited to form the floating gates (410). The recessed portions of the dielectric sidewalls allow the floating gates to be wider at the top. The gate coupling ratio is increased as a result. Other features are also provided.
    Type: Application
    Filed: September 9, 2003
    Publication date: February 17, 2005
    Inventor: Chia-Shun Hsiao
  • Publication number: 20040235295
    Abstract: A method and apparatus are disclosed for reducing the concentration of chlorine and/or other bound contaminants within a semiconductor oxide composition that is formed by chemical vapor deposition (CVD) using a semiconductor-element-providing reactant such as dichlorosilane (DCS) and an oxygen-providing reactant such as N2O. In one embodiment, a DCS-HTO film is annealed by heating N2O gas to a temperature in the range of about 825° C. to about 950° C. so as to trigger exothermic decomposition of the N2O gas and flowing the heated gas across the DCS-HTO film so that disassociated atomic oxygen radicals within the heated N2O gas can transfer disassociating energy to chlorine atoms bound within the DCS-HTO film and so that the atomic oxygen radicals can fill oxygen vacancies within the semiconductor-oxide matrix of DCS-HTO film. An improved ONO structure may be formed with the annealed DCS-HTO film for use in floating gate or other memory applications.
    Type: Application
    Filed: May 20, 2003
    Publication date: November 25, 2004
    Inventors: Zhong Dong, Chuck Jang, Chia-Shun Hsiao
  • Patent number: 6821847
    Abstract: To fabricate a semiconductor memory, one or more pairs of first structures are formed over a semiconductor substrate. Each first structure comprises (a) a plurality of floating gates of memory cells and (b) a first conductive line providing control gates for the memory cells. The control gates overlie the floating gates. Each pair of the first structures corresponds to a plurality of doped regions each of which provides a source/drain region to a memory cell having the floating and control gates in one or the structure and a source/drain region to a memory cell having floating and control gates in the other one of the structures. For each pair, a second conductive line is formed whose bottom surface extends between the two structures and physically contacts the corresponding first doped regions. In some embodiments, the first doped regions are separated by insulation trenches. The second conductive line may form a conductive plug at least partially filling the region between the two first structures.
    Type: Grant
    Filed: October 2, 2001
    Date of Patent: November 23, 2004
    Assignee: Mosel Vitelic, Inc.
    Inventors: Chung Wai Leung, Chia-Shun Hsiao, Vei-Han Chan
  • Patent number: 6815760
    Abstract: To fabricate a semiconductor memory, one or more pairs of first structures are formed over a semiconductor substrate. Each first structure comprises (a) a plurality of floating gates of memory cells and (b) a first conductive line providing control gates for the memory cells. The control gates overlie the floating gates. Each pair of the first structures corresponds to a plurality of doped regions each of which provides a source/drain region to a memory cell having the floating and control gates in one or the structure and a source/drain region to a memory cell having floating and control gates in the other one of the structures. For each pair, a second conductive line is formed whose bottom surface extends between the two structures and physically contacts the corresponding first doped regions. In some embodiments, the first doped regions are separated by insulation trenches. The second conductive line may form a conductive plug at least partially filling the region between the two first structures.
    Type: Grant
    Filed: July 22, 2002
    Date of Patent: November 9, 2004
    Assignee: Mosel Vitelic, Inc.
    Inventors: Chung Wai Leung, Chia-Shun Hsiao, Vei-Han Chan
  • Publication number: 20040087088
    Abstract: To fabricate a semiconductor memory, one or more pairs of first structures are formed over a semiconductor substrate. Each first structure comprises (a) a plurality of floating gates of memory cells and (b) a first conductive line providing control gates for the memory cells. The control gates overlie the floating gates. Each pair of the first structures corresponds to a plurality of doped regions each of which provides a source/drain region to a memory cell having the floating and control gates in one or the structure and a source/drain region to a memory cell having floating and control gates in the other one of the structures. For each pair, a second conductive line is formed whose bottom surface extends between the two structures and physically contacts the corresponding first doped regions. In some embodiments, the first doped regions are separated by insulation trenches. The second conductive line may form a conductive plug at least partially filling the region between the two first structures.
    Type: Application
    Filed: October 20, 2003
    Publication date: May 6, 2004
    Inventors: Chung Wai Leung, Chia-Shun Hsiao, Vei-Han Chan
  • Publication number: 20040065937
    Abstract: Dielectric regions (210) are formed on a semiconductor substrate between active areas of nonvolatile memory cells. The top portions of the dielectric region sidewalls are etched to recess the top portions laterally away from the active areas. Then a conductive layer is deposited to form the floating gates (410). The recessed portions of the dielectric sidewalls allow the floating gates to be wider at the top. The gate coupling ratio is increased as a result. Other features are also provided.
    Type: Application
    Filed: October 7, 2002
    Publication date: April 8, 2004
    Inventor: Chia-Shun Hsiao
  • Patent number: 6570215
    Abstract: In a nonvolatile memory, a floating gate includes a portion of a conductive layer (150), and also includes conductive spacers (610). The spacers increase the capacitive coupling between the floating gate and the control gate (170).
    Type: Grant
    Filed: July 18, 2002
    Date of Patent: May 27, 2003
    Assignee: Mosel Vitelic, Inc.
    Inventors: Hsing T. Tuan, Vei-Han Chan, Chung Wai Leung, Chia-Shun Hsiao
  • Patent number: 6566196
    Abstract: In a nonvolatile memory, a floating gate (124) is covered with ONO (98), and a control gate polysilicon layer (124) is formed on the ONO. After the control gate is patterned, the control gate sidewalls are oxidized to form a protective layer (101) of silicon dioxide. This oxide protects the control gate polysilicon during a subsequent etch of the silicon nitride portion (98.2) of the ONO. Therefore, the silicon nitride can be removed with an isotropic etch. A potential damage to the substrate isolation dielectric (210) is therefore reduced. Other embodiments are also provided.
    Type: Grant
    Filed: May 15, 2002
    Date of Patent: May 20, 2003
    Assignee: Mosel Vitelic, Inc.
    Inventors: Barbara Haselden, Chia-Shun Hsiao, Chunchieh Huang, Jin-Ho Kim, Chung Wai Leung, Kuei-Chang Tsai
  • Patent number: 6562681
    Abstract: In a nonvolatile memory, a floating gate includes a portion of a conductive layer (150), and also includes conductive spacers (610). The spacers increase the capacitive coupling between the floating gate and the control gate (170).
    Type: Grant
    Filed: June 13, 2001
    Date of Patent: May 13, 2003
    Assignee: Mosel Vitelic, Inc.
    Inventors: Hsing T. Tuan, Vei-Han Chan, Chung-Wai Leung, Chia-Shun Hsiao
  • Publication number: 20030067031
    Abstract: To fabricate a semiconductor memory, one or more pairs of first structures are formed over a semiconductor substrate. Each first structure comprises (a) a plurality of floating gates of memory cells and (b) a first conductive line providing control gates for the memory cells. The control gates overlie the floating gates. Each pair of the first structures corresponds to a plurality of doped regions each of which provides a source/drain region to a memory cell having the floating and control gates in one or the structure and a source/drain region to a memory cell having floating and control gates in the other one of the structures. For each pair, a second conductive line is formed whose bottom surface extends between the two structures and physically contacts the corresponding first doped regions. In some embodiments, the first doped regions are separated by insulation trenches. The second conductive line may form a conductive plug at least partially filling the region between the two first structures.
    Type: Application
    Filed: July 22, 2002
    Publication date: April 10, 2003
    Inventors: Chung Wai Leung, Chia-Shun Hsiao, Vei-Han Chan