Patents by Inventor Chia-Tsung Tso

Chia-Tsung Tso has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11621263
    Abstract: A method of making a semiconductor device includes steps related to forming source and drain wells of a transistor in a semiconductor substrate; forming a gate electrode of the transistor over the semiconductor substrate; forming an isolation structure in the semiconductor substrate adjacent to the transistor; and depositing a first inter-dielectric layer (ILD) material over the transistor and the isolation structure. The method also includes steps for depositing a capacitor film stack over the first ILD material, forming a pattern in the capacitor film stack over the isolation structure, and forming a capacitor plate by etching a conductive material of the capacitor film stack. Etching the conductive material includes performing a liquid etch process with a selectivity of at least 16 with regard to other materials in the capacitor film stack.
    Type: Grant
    Filed: October 13, 2020
    Date of Patent: April 4, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Cheng-Hung Tsai, Xi-Zong Chen, Hsiao Chien Lin, Chia-Tsung Tso, Chih-Teng Liao
  • Publication number: 20220384426
    Abstract: A semiconductor device having source and drain regions in a semiconductor substrate, a transistor including a gate electrode over the semiconductor substrate, an isolation structure in the semiconductor substrate adjacent to the transistor, a first inter-dielectric layer (ILD) material over the isolation structure, and a capacitor film stack over the first ILD material that includes an isolation plate over and covering a capacitor plate, and a contact to the capacitor plate.
    Type: Application
    Filed: August 11, 2022
    Publication date: December 1, 2022
    Inventors: Cheng-Hung TSAI, Xi-Zong CHEN, Hsiao Chien LIN, Chia-Tsung TSO, Chih-Teng LIAO
  • Publication number: 20220115370
    Abstract: A method of making a semiconductor device includes steps related to forming source and drain wells of a transistor in a semiconductor substrate; forming a gate electrode of the transistor over the semiconductor substrate; forming an isolation structure in the semiconductor substrate adjacent to the transistor; and depositing a first inter-dielectric layer (ILD) material over the transistor and the isolation structure. The method also includes steps for depositing a capacitor film stack over the first ILD material, forming a pattern in the capacitor film stack over the isolation structure, and forming a capacitor plate by etching a conductive material of the capacitor film stack. Etching the conductive material includes performing a liquid etch process with a selectivity of at least 16 with regard to other materials in the capacitor film stack.
    Type: Application
    Filed: October 13, 2020
    Publication date: April 14, 2022
    Inventors: Cheng-Hung TSAI, Xi-Zong CHEN, Hsiao Chien LIN, Chia-Tsung TSO, Chih-Teng LIAO
  • Patent number: 10163642
    Abstract: A semiconductor manufacturing tool and process to form semiconductor devices is provided. An edge ring of the semiconductor manufacturing tool comprises a high electron mobility material in order to extend an electrical field and sheath such that curvature from the sheath is moved away from a semiconductor wafer so that an impact from the curvature is reduced or eliminated during an etching process.
    Type: Grant
    Filed: October 3, 2016
    Date of Patent: December 25, 2018
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chih-Teng Liao, Tzu-Chan Weng, Yi-Wei Chiu, Chen Yung-Chan, Chia-Tsung Tso, Yu-Li Lin, Chun-Hung Liu, Kun-Cheng Chen
  • Publication number: 20180005832
    Abstract: A semiconductor manufacturing tool and process to form semiconductor devices is provided. An edge ring of the semiconductor manufacturing tool comprises a high electron mobility material in order to extend an electrical field and sheath such that curvature from the sheath is moved away from a semiconductor wafer so that an impact from the curvature is reduced or eliminated during an etching process.
    Type: Application
    Filed: October 3, 2016
    Publication date: January 4, 2018
    Inventors: Chih-Teng Liao, Tzu-Chan Weng, Yi-Wei Chiu, Chen Yung-Chan, Chia-Tsung Tso, Yu-Li Lin, Chun-Hung Liu, Kun-Cheng Chen
  • Patent number: 7588946
    Abstract: A method of controlling gate formation of semiconductor devices includes determining the correlation between the step heights of isolation structures and the over-etching time by measuring step heights of isolation structures, determining an over-etching time based on the step heights, and etching gates using the over-etching time. The method may include an after-etching-inspection to measure the gate profile and fine-tune the gate formation control. Within-wafer uniformity can also be improved by measuring the step height uniformity on a wafer and adjusting gate formation processes.
    Type: Grant
    Filed: July 25, 2005
    Date of Patent: September 15, 2009
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chia-Tsung Tso, Jiun-Hong Lai, Mei-Jen Wu, Li Te Hsu, Pin Chia Su, Po-Zen Chen
  • Patent number: 7589005
    Abstract: A method and system for forming a semiconductor structure includes forming at least one material layer over a substrate. At least one portion of the material layer is etched with at least one first precursor, thereby defining at least one material pattern. Charges attached to the material pattern are removed with at least one discharge gas.
    Type: Grant
    Filed: September 29, 2006
    Date of Patent: September 15, 2009
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chia-Tsung Tso, Hann-Ru Chen, Yu-Hsiang Fa
  • Publication number: 20080081441
    Abstract: A method and system for forming a semiconductor structure includes forming at least one material layer over a substrate. At least one portion of the material layer is etched with at least one first precursor, thereby defining at least one material pattern. Charges attached to the material pattern are removed with at least one discharge gas.
    Type: Application
    Filed: September 29, 2006
    Publication date: April 3, 2008
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chia-Tsung Tso, Hann-Ru Chen, Yu-Hsiang Fa
  • Publication number: 20070020777
    Abstract: A method of controlling gate formation of semiconductor devices includes determining the correlation between the step heights of isolation structures and the over-etching time by measuring step heights of isolation structures, determining an over-etching time based on the step heights, and etching gates using the over-etching time. The method may include an after-etching-inspection to measure the gate profile and fine-tune the gate formation control. Within-wafer uniformity can also be improved by measuring the step height uniformity on a wafer and adjusting gate formation processes.
    Type: Application
    Filed: July 25, 2005
    Publication date: January 25, 2007
    Inventors: Chia-Tsung Tso, Jiun-Hong Lai, Mei-Jen Wu, Li Hsu, Pin Su, Po-Zen Chen