Patents by Inventor Chien-Peng Yu

Chien-Peng Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7893679
    Abstract: A PWM comprises a voltage transformation module, a voltage-sensing module and a timer. The voltage transformation module is configured to transform an input voltage into an output voltage. The voltage-sensing module is coupled to the voltage transformation module and configured to detect a voltage of a first terminal, wherein the voltage of the first terminal is proportional to the output voltage. The timer is configured to measure the time duration for which the voltage of the first terminal is lower than a reference voltage, wherein the timer initiates a short circuit signal when the time duration is greater than a predetermined value.
    Type: Grant
    Filed: November 21, 2008
    Date of Patent: February 22, 2011
    Assignee: Advanced Analog Technology, Inc.
    Inventors: Chien Peng Yu, Yi Cheng Wang, Ye Hsuan Yan, Chih Chi Hsu
  • Publication number: 20100026266
    Abstract: A PWM comprises a voltage transformation module, a voltage-sensing module and a timer. The voltage transformation module is configured to transform an input voltage into an output voltage. The voltage-sensing module is coupled to the voltage transformation module and configured to detect a voltage of a first terminal, wherein the voltage of the first terminal is proportional to the output voltage. The timer is configured to measure the time duration for which the voltage of the first terminal is lower than a reference voltage, wherein the timer initiates a short circuit signal when the time duration is greater than a predetermined value.
    Type: Application
    Filed: November 21, 2008
    Publication date: February 4, 2010
    Applicant: ADVANCED ANALOG TECHNOLOGY, INC.
    Inventors: CHIEN PENG YU, YI CHENG WANG, YE HSUAN YAN, CHIH CHI HSU
  • Patent number: 7612543
    Abstract: A feedback signal sensing method includes the steps of: providing a pulse width modulation (PWM) signal having a period; charging a capacitor by a current source during a pulse duration of the period, so as to form an equivalent slope compensation ramp signal; conducting an inductor current flowing from a boost inductor to flow through an equivalent resistor during the pulse duration of the period, so as to form an equivalent inductor current signal; and using a coupling characteristic of the capacitor together with the equivalent slope compensation ramp signal and the equivalent inductor current signal to form a feedback signal.
    Type: Grant
    Filed: February 1, 2007
    Date of Patent: November 3, 2009
    Assignee: Advanced Analog Technology, Inc.
    Inventors: Chien Peng Yu, Yi Cheng Wang, Ye Hsuan Yan
  • Publication number: 20080106216
    Abstract: A dimming method for light emitting diodes (LEDs), which is applied in a pulse width modulation boost circuit system, includes the following steps: (a) equally dividing a cycle into a plurality of intervals; (b) providing a plurality of control signals having the cycle and a pulse duration, wherein the pulse duration of each of the control signals is sequentially generated in the cycle; and (c) using the plurality of control signals to control a plurality of corresponding switches for dimming the LEDs connected to the switches.
    Type: Application
    Filed: February 1, 2007
    Publication date: May 8, 2008
    Applicant: ADVANCED ANALOG TECHNOLOGY, Inc.
    Inventors: Chien Peng YU, Yi Cheng WANG, Ye Hsuan YAN
  • Publication number: 20080074089
    Abstract: A feedback signal sensing method includes the steps of: providing a pulse width modulation (PWM) signal having a period; charging a capacitor by a current source during a pulse duration of the period, so as to form an equivalent slope compensation ramp signal; conducting an inductor current flowing from a boost inductor to flow through an equivalent resistor during the pulse duration of the period, so as to form an equivalent inductor current signal; and using a coupling characteristic of the capacitor together with the equivalent slope compensation ramp signal and the equivalent inductor current signal to form a feedback signal.
    Type: Application
    Filed: February 1, 2007
    Publication date: March 27, 2008
    Applicant: ADVANCED ANALOG TECHNOLOGY, Inc.
    Inventors: Chien Peng YU, Yi Cheng WANG, Ye Hsuan YAN
  • Patent number: 7075107
    Abstract: A semiconductor wafer includes a wafer body, a plurality of analog IC dies spacedly and alignedly formed on the wafer body to define a scribe line as a margin formed between each two dies wherein each of the dies has an internal circuit formed therewithin and at least a terminal pad formed along the scribe line, and a conductive arrangement including at least a conductive element formed on the wafer body to electrically connect the terminal pad with the internal circuit of the die in such a manner that when the die is cut off from the wafer body along the scribe line, the terminal pad is cut off from the die so as to keep the internal circuit in the die.
    Type: Grant
    Filed: May 6, 2004
    Date of Patent: July 11, 2006
    Assignee: Advanced Analog Technology, Inc
    Inventors: Wei-Jung Chen, Yung-Ching Chang, Jaw-Shin Huang, Cheng-Yu Fang, Chien-Peng Yu
  • Publication number: 20060113602
    Abstract: A MOS circuit arrangement includes a silicon substrate, a semiconductor device, a field oxide layer, and a poly-protective layer. The silicon substrate has a conductive doping incorporated therein, wherein the semiconductor device is electrically connected with the silicon substrate. The field oxide layer is formed on the silicon substrate at a position spaced apart from the terminal of the semiconductor device to form an active region between the field oxide layer and the semiconductor device. The poly-protective layer deposited on the active region to communicate the field oxide layer with the terminal of the semiconductor device, wherein the poly-protective layer provides a junction breakdown path between the semiconductor device and the silicon substrate to increase a junction breakdown voltage of the semiconductor device.
    Type: Application
    Filed: November 29, 2004
    Publication date: June 1, 2006
    Inventors: Cheng-Yu Fang, Wei-Jung Chen, Sheng-Ti Lee, Chien-Peng Yu, Yi-Cheng Wang
  • Publication number: 20050282361
    Abstract: A semiconductor wafer includes a wafer body, a plurality of analog IC dies spacedly and alignedly formed on the wafer body to define a scribe line as a margin formed between each two dies wherein each of the dies has an internal circuit formed therewithin and at least a terminal pad formed along the scribe line, and a conductive arrangement including at least a conductive element formed on the wafer body to electrically connect the terminal pad with the internal circuit of the die in such a manner that when the die is cut off from the wafer body along the scribe line, the terminal pad is cut off from the die so as to keep the internal circuit in the die.
    Type: Application
    Filed: June 27, 2005
    Publication date: December 22, 2005
    Inventors: Wei-Jung Chen, Yung-Ching Chang, Jaw-Shin Huang, Cheng-Yu Fang, Chien-Peng Yu
  • Publication number: 20050268186
    Abstract: A semiconductor wafer includes a wafer body, a plurality of dies spacedly and alignedly formed on the wafer body to define a scribe line as a margin formed between each two the dies, wherein at least one of the dies is formed as a tested die having a terminal pad for measuring a voltage of the tested die via a measuring tool, and a test circuit having an output end and an input end electrically extended from an internal circuit of the tested die. An output impedance of the test circuit is relatively smaller than an impedance of the measuring tool, such that the voltage of the tested die adapted for being precisely measured when testing terminals of the measuring tool are electrically pointed at the tested die and the output end of the test circuit respectively.
    Type: Application
    Filed: May 6, 2004
    Publication date: December 1, 2005
    Inventors: Wei-Jung Chen, Yung-Ching Chang, Jaw-Shin Huang, Cheng-Yu Fang, Chien-Peng Yu
  • Publication number: 20050248000
    Abstract: A semiconductor wafer includes a wafer body, a plurality of analog IC dies spacedly and alignedly formed on the wafer body to define a scribe line as a margin formed between each two dies wherein each of the dies has an internal circuit formed therewithin and at least a terminal pad formed along the scribe line, and a conductive arrangement including at least a conductive element formed on the wafer body to electrically connect the terminal pad with the internal circuit of the die in such a manner that when the die is cut off from the wafer body along the scribe line, the terminal pad is cut off from the die so as to keep the internal circuit in the die.
    Type: Application
    Filed: May 6, 2004
    Publication date: November 10, 2005
    Inventors: Wei-Jung Chen, Yung-Ching Chang, Jaw-Shin Huang, Cheng-Yu Fang, Chien-Peng Yu