Patents by Inventor Chikai Ono
Chikai Ono has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 6826712Abstract: According to an aspect of the present invention, a redundant file memory for recording first replacement information having an address of a defective cell to be replaced with a redundant cell is configured by a memory cell having the same configuration as an ordinary memory cell, and when accessing the ordinary memory cell, the redundant file memory can be accessed at the same time. Furthermore, second replacement information indicating whether or not the ordinary cell in correspondence with the stored address is a defective one is recorded in the redundant file memory. When accessing the ordinary memory cell, the first and second replacement information recorded in the redundant file memory are read out at the same time, and the defective cell is replaced with the redundant cell according to the replacement information.Type: GrantFiled: February 15, 2001Date of Patent: November 30, 2004Assignee: Fujitsu LimitedInventor: Chikai Ono
-
Publication number: 20010054165Abstract: According to an aspect of the present invention, a redundant file memory for recording first replacement information having an address of a defective cell to be replaced with a redundant cell is configured by a memory cell having the same configuration as an ordinary memory cell, and when accessing the ordinary memory cell, the redundant file memory can be accessed at the same time. Furthermore, second replacement information indicating whether or not the ordinary cell in correspondence with the stored address is a defective one is recorded in the redundant file memory. When accessing the ordinary memory cell, the first and second replacement information recorded in the redundant file memory are read out at the same time, and the defective cell is replaced with the redundant cell according to the replacement information.Type: ApplicationFiled: February 15, 2001Publication date: December 20, 2001Applicant: Fujitsu LimitedInventor: Chikai Ono
-
Patent number: 6246616Abstract: The present invention relates to a memory device, such as a FeRAM, of which redundancy structure is simplified. In the present invention, a redundancy file memory for recording a replacing information indicating the defective cell to be replaced into a redundancy cell is formed by a memory cell having the same structure as a normal memory cell, so that it is capable to access to a redundancy file memory at the same time when accessing to a normal memory cell. Then, the replacing information recorded in the redundancy file memory is concurrently read out when accessing to the normal memory cell, and the defective cell is replaced into a redundancy cell according to the replacing information.Type: GrantFiled: January 20, 2000Date of Patent: June 12, 2001Assignee: Fujitsu LimitedInventors: Eiichi Nagai, Chikai Ono
-
Patent number: 6229728Abstract: A ferroelectric memory includes memory cells, a pair of bit lines to which the memory cells are connected, and a control circuit which changes a reference cell applied to one of the pair of bit lines while data read from one of the memory cells is output to the other one of the pair of bit lines.Type: GrantFiled: April 22, 1999Date of Patent: May 8, 2001Assignee: Fujitu LimitedInventors: Chikai Ono, Hirokazu Yamazaki
-
Patent number: 5138199Abstract: A level conversion circuit includes a level converter and a buffer gate circuit. A level converter includes two pairs of P-channel MOS transistors. A first input signal is supplied to one of the pair of P-channel MOS transistors and a second input signal is supplied to one of the other pair of P-channel MOS transistors. Each of the first and second input signals are complementary ECL-level signals. The buffer gate circuit includes two BiCMOS circuits. A first output signal from one of the pairs of P-channel MOS transistors is supplied to a gate of an N-channel MOS transistor provided in one of the BiCMOS circuits. A second output signal from the other pair of P-channel MOS transistors is supplied to a gate of an N-channel MOS transistor provided in the other BiCMOS circuit. The first input signal is supplied directly to a gate of a P-channel MOS transistor provided in one the BiCMOS circuits.Type: GrantFiled: May 17, 1990Date of Patent: August 11, 1992Assignee: Fujitsu LimitedInventors: Michiyuki Hirata, Chikai Ono, Osamu Nomura, Toru Fukui, Susumu Terawaki
-
Patent number: 4815037Abstract: A bipolar type static memory cell comprising two cross connected circuits, each of the circuits including a transistor and a load element is disclosed. An N-type epitaxial layer, grown on an N.sup.+ -type buried layer, is used as a collector region of the transistor, and a P-type layer formed in the N-type epitaxial layer and an N.sup.+ -type layer formed in the P-type layer are used as a base region and an emitter region of the transistor. A P-type diffusion layer is formed in the N-type epitaxial layer from the surface of the epitaxial layer to reach and contact the buried layer. The structure results in the memory cell parasitic diodes being effectively eliminated from the cell together with the unwanted charge storage effects of the diodes.Type: GrantFiled: November 3, 1983Date of Patent: March 21, 1989Assignee: Fujitsu LimitedInventors: Kazuhiro Toyoda, Chikai Ono
-
Patent number: 4636831Abstract: A semiconductor device including a plurality of resistors. All the resistors are contained in circuit block regions which are arranged successively in a first direction. Each of the resistors is extended in the first direction. All of the resistors are set up in the form of a plurality of stages arranged in a second direction perpendicular to the first direction and in parallel with each other.Type: GrantFiled: July 26, 1983Date of Patent: January 13, 1987Assignee: Fujitsu LimitedInventors: Chikai Ono, Yoshinori Okajima
-
Patent number: 4525812Abstract: A semiconductor memory device included memory cells each including two PNPN cells cross-coupled with each other, the PNPN cells each including a load transistor and a multi-emitter transistor, the multi-emitter transistor comprising a read/write transistor and a data holding transistor. The read/write transistor has means for decreasing the current amplification factor of the read/write transistor when it operates inversely, whereby the operating speed of the device is improved.Type: GrantFiled: November 18, 1982Date of Patent: June 25, 1985Assignee: Fujitsu LimitedInventors: Kazuhiro Toyoda, Chikai Ono
-
Patent number: 4419745Abstract: An improvement of a semiconductor integrated circuit device of a memory cell array which is formed by integrated injection logic memory cells. The semiconductor integrated circuit includes integration injection logic memory cells which are arranged in matrix form, word lines and bit lines which are connected to the memory cells arranged in the row or column directions and which are formed by a semiconductor bulk. A current source is provided around the middle portion of each word line.Type: GrantFiled: August 20, 1980Date of Patent: December 6, 1983Assignee: Fujitsu LimitedInventors: Kazuhiro Toyoda, Chikai Ono
-
Patent number: 4374431Abstract: A semiconductor memory circuit device is disclosed. The semiconductor memory circuit device is conventionally comprised of a plurality of memory-cell arrays. Each of the memory-cell arrays is conventionally provided with a plurality of IIL memory cells, a pair of positive word line and negative work line and further a plurality of bit lines. In the semiconductor memory circuit device, at least one means for discharging electric charges is newly incorporated with each negative word line. Said means becomes active only when the corresponding memory-cell array changes from selection status to non-selection status.Type: GrantFiled: November 26, 1980Date of Patent: February 15, 1983Assignee: Fujitsu LimitedInventors: Chikai Ono, Kazuhiro Toyoda
-
Patent number: 4373195Abstract: A semiconductor integrated circuit device of an I.sup.2 L type is disclosed. In this device, in order to clamp the potentials of bit lines at a desired level, a bit line clamp circuit comprising at least one dummy cell for which the fluctuation of characteristics induced by manufacturing processes are relative to those of the memory cells of an I.sup.2 L type is provided.Type: GrantFiled: October 24, 1980Date of Patent: February 8, 1983Assignee: Fujitsu LimitedInventors: Kazuhiro Toyoda, Chikai Ono, Toshio Hayashi
-
Patent number: 4231109Abstract: An improved semiconductor integrated circuit device having an array of integrated injection logic memory cells arranged in matrix form, with word and bit lines connected to the memory cells arranged in lines. The second word line is formed by a semiconductor bulk, and dummy cells each comprising a shunt circuit for shunting the write current of the memory cells and a hold circuit for supplying a hold current to the memory cells are arranged in each line of the memory array.Type: GrantFiled: June 29, 1979Date of Patent: October 28, 1980Assignee: Fujitsu LimitedInventors: Chikai Ono, Kazuhiro Toyoda
-
Patent number: 4231108Abstract: An improved semiconductor integrated circuit device having a memory cell array formed of integrated injection logic memory cells. The semiconductor integrated circuit according to the present invention includes integration injection logic memory cells which are arranged in matrix form, word lines and bit lines which are connected to the memory cells arranged in the row or column directions, one of the word lines being formed by a semiconductor bulk, current sources provided at least at both ends of the word lines or the bit lines.Type: GrantFiled: June 13, 1979Date of Patent: October 28, 1980Assignees: Nippon Telegraph and Telephone Public Corporation, Fujitsu LimitedInventors: Masao Suzuki, Toshio Hayashi, Kuniyasu Kawarada, Kazuhiro Toyoda, Chikai Ono
-
Patent number: 4228525Abstract: A semiconductor integrated circuit device has an array of memory cells formed by integrated injection logic. A desired number of dummy cells are provided at both ends of each line of the array, so that a write current, which flows when the memory cell near the dummy cell is selected, is shunted by the dummy cell, thereby the currents which flow in the memory cells in the line of the memory array are equalized.Type: GrantFiled: May 11, 1979Date of Patent: October 14, 1980Assignees: Nippon Telegraph and Telephone Public Corporation, Fujitsu LimitedInventors: Kuniyasu Kawarada, Masao Suzuki, Chikai Ono, Kazuhiro Toyoda