Patents by Inventor Chin-Chiu Hsia

Chin-Chiu Hsia has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050112840
    Abstract: A dummy cell pattern for shallow trench isolation (STI). Active and shallow trench isolation areas are bounded by a circumference. An active area pattern completely overlaps the active area and a first polysilicon pattern in the shallow trench isolation area is outside the active area pattern. Layout methods using the same are also disclosed.
    Type: Application
    Filed: November 19, 2004
    Publication date: May 26, 2005
    Inventors: Kelvin Yih-Yuh Doong, Chin-Chiu Hsia
  • Patent number: 6835578
    Abstract: A method of measuring the stress migration of vias, and a the structure, the method comprising the following steps. A metal line having a middle and opposing first and second ends is formed. First and second opposing pads electrically connected to the respective opposing first and second ends of the metal line through respective first and second step-width line structures are formed. A third pad connected to the metal line proximate its first end by a first via through a first metal structure is formed. A fourth pad connected to the metal line proximate its second end by a second via through a second metal structure is formed. The first and second vias are equidistant from the respective first and second ends of the metal line. The stress migration of the first via is determined by measuring the: sheet resistance between the first pad and the third pad; and/or the stress migration of the second via is determined by measuring the sheet resistance between the fourth pad and the second pad.
    Type: Grant
    Filed: September 26, 2003
    Date of Patent: December 28, 2004
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Li-Te S. Lin, Chin-Chiu Hsia
  • Patent number: 6831365
    Abstract: A method and a pattern for reducing interconnect failures are described. The method and pattern are used for a multilevel structure of metal/dielectric/metal. At least one assistant pattern is attached to one metal layer of the multilevel structure. A thermal stress gradient resulting from the assistant pattern can collect vacancies of the metal layer, so as to prevent stress-induced voids from generating at the bottom of a via plug which connects the two metal layers.
    Type: Grant
    Filed: May 30, 2003
    Date of Patent: December 14, 2004
    Assignee: Taiwan Semiconductor Manufacturing, Co.
    Inventors: Chih-Hsiang Yao, Wen-Kai Wan, Tai-Chun Huang, Chin-Chiu Hsia
  • Publication number: 20040245639
    Abstract: A structure for reducing stress-induced voiding in an interconnect of an integrated circuit, the interconnect having a first portion and at least a second portion narrower than the first portion. The structure comprises at least one interior slot disposed in the first portion in proximity to the intersection of the first portion and the second portion. The present invention also includes methods of making the interconnect and the structure. A conductive interconnect structure comprises a first portion and at least a second portion narrower than the first portion; and a stress reducing structure comprising a transition portion formed at an intersection of the first portion and the second portion.
    Type: Application
    Filed: June 6, 2003
    Publication date: December 9, 2004
    Inventors: Chih-Hsiang Yao, Chin-Chiu Hsia, Wen-Kai Wan
  • Publication number: 20040238959
    Abstract: A method and a pattern for reducing interconnect failures are described. The method and pattern are used for a multilevel structure of metal/dielectric/metal. At least one assistant pattern is attached to one metal layer of the multilevel structure. A thermal stress gradient resulting from the assistant pattern can collect vacancies of the metal layer, so as to prevent stress-induced voids from generating at the bottom of a via plug which connects the two metal layers.
    Type: Application
    Filed: May 30, 2003
    Publication date: December 2, 2004
    Inventors: Chih-Hsiang Yao, Wen-Kai Wan, Tai-Chun Huang, Chin-Chiu Hsia
  • Patent number: 6737345
    Abstract: A method of fabrication used for semiconductor integrated circuit devices to define a thin copper fuse at a top via opening, in a partial etch, dual damascene integration scheme, efficiently reducing top metal thickness in a fusible link, for the purpose of laser ablation. Some advantages of the method are: (a) avoids copper fuse contact to low dielectric material, which is subject to the thermal shock of laser ablation, (b) increases insulating material thickness over the fuse using better thickness control, and most importantly, (c) reduces the copper fuse thickness, for easy laser ablation of the copper fuse, and finally, (d) uses USG, undoped silicate glass to avoid direct contact with low dielectric constant materials.
    Type: Grant
    Filed: September 10, 2002
    Date of Patent: May 18, 2004
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Kang-Cheng Lin, Chin-Chiu Hsia
  • Patent number: 6566752
    Abstract: A bonding pad that has low parasitic capacitance and that transmits little or no stress to the underlying metal layer during bonding, along with a process for manufacturing it, is described. A key feature of this structure is that the damascene wiring directly below the bonding pad has been limited to its outer edges, that is it is formed in the shape of a hollow square. This limits overlap by the aluminum pad of the damascene wiring to the via hole area only. After a passivation layer, including suitable diffusion barriers, has been laid over the structure, it is over-filled with a suitable soft metal (typically copper or one of its alloys) and then planarized in the usual way. A via hole for communicating with the damascene wiring is then formed. This via can take the shape of a somewhat smaller hollow square or it can be formed from a series of individual vias arranged in the shape of a broken hollow square.
    Type: Grant
    Filed: June 12, 2002
    Date of Patent: May 20, 2003
    Assignee: Industrial Technology Research Institute
    Inventors: Chin Chiu Hsia, Bing-Yue Tsui, Tsung-Ju Yang, Tsung Yao Chu
  • Publication number: 20020149115
    Abstract: A bonding pad that has low parasitic capacitance and that transmits little or no stress to the underlying metal layer during bonding, along with a process for manufacturing it, is described. A key feature of this structure is that the damascene wiring directly below the bonding pad has been limited to its outer edges, that is it is formed in the shape of a hollow square. This limits overlap by the aluminum pad of the damascene wiring to the via hole area only. After a passivation layer, including suitable diffusion barriers, has been laid over the structure, it is over-filled with a suitable soft metal (typically copper or one of its alloys) and then planarized in the usual way. A via hole for communicating with the damascene wiring is then formed. This via can take the shape of a somewhat smaller hollow square or it can be formed from a series of individual vias arranged in the shape of a broken hollow square.
    Type: Application
    Filed: June 12, 2002
    Publication date: October 17, 2002
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Chin Chiu Hsia, Bing-Yue Tsui, Tsung-Ju Yang, Tsung Yao Chu
  • Patent number: 6426555
    Abstract: A bonding pad that has low parasitic capacitance and that transmits little or no stress to the underlying metal layer during bonding, along with a process for manufacturing it, is described. A key feature of this structure is that the damascene wiring directly below the bonding pad has been limited to its outer edges, that is it is formed in the shape of a hollow square. This limits overlap by the aluminum pad of the damascene wiring to the via hole area only. After a passivation layer, including suitable diffusion barriers, has been laid over the structure, it is over-filled with a suitable soft metal (typically copper or one of its alloys) and then planarized in the usual way. A via hole for communicating with the damascene wiring is then formed. This via can take the shape of a somewhat smaller hollow square or it can be formed from a series of individual vias arranged in the shape of a broken hollow square.
    Type: Grant
    Filed: November 16, 2000
    Date of Patent: July 30, 2002
    Assignee: Industrial Technology Research Institute
    Inventors: Chin Chiu Hsia, Bing-Yue Tsui, Tsung-Ju Yang, Tsung Yao Chu
  • Patent number: 6361909
    Abstract: A design method, based on the principle of superposition, is presented for complex apertures used to form a filter for condenser lens illumination in an optical reduction system. The method is relatively simple to implement and achieves near optimum results without the need to perform long and error prone calculations. Both OPE and DOF are simultaneously optimized over a wide range of duty ratios.
    Type: Grant
    Filed: December 6, 1999
    Date of Patent: March 26, 2002
    Assignee: Industrial Technology Research Institute
    Inventors: Tsai-Sheng Gau, Chin-Chiu Hsia