Patents by Inventor Chin-Sun Shyu

Chin-Sun Shyu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8441332
    Abstract: The invention is directed to inter-helix inductor devices. The inter-helix inductor device includes a dielectric substrate. An input end is disposed on the first surface of the dielectric substrate. A clockwise winding coil has one end connecting to the input end and at least one winding turn through the dielectric substrate. A counter clockwise winding coil includes at least one winding turn through the dielectric substrate, wherein the clockwise and counter clockwise winding coils are connected by an interconnection. An output end is disposed on the dielectric substrate, connects one end of the counter clockwise winding coil, and is adjacent to the input end.
    Type: Grant
    Filed: November 17, 2010
    Date of Patent: May 14, 2013
    Assignee: Industrial Technology Research Institute
    Inventors: Wei-Ting Chen, Chang-Sheng Chen, Chin-Sun Shyu, Chang-Lin Wei
  • Patent number: 8274352
    Abstract: An inductor device comprising a first conductive pattern on a first layer of a substrate, a second conductive pattern on a second layer of the substrate, and a first region between the first layer and the second layer through which at least one hole is coupled between the first dielectric layer and the second dielectric layer, wherein a magnetic field induced by at least one of the first conductive pattern or the second conductive pattern at the first region is more intensive than that induced by at least one of the first conductive pattern or the second conductive pattern at a second region between the first conductive layer and the second conductive layer.
    Type: Grant
    Filed: January 19, 2011
    Date of Patent: September 25, 2012
    Assignee: Industrial Technology Research Institute
    Inventors: Chang-Lin Wei, Kuo-Chiang Chin, Cheng-Hua Tsai, Chin-Sun Shyu, Chang-Sheng Chen
  • Patent number: 8179695
    Abstract: A mirror image shielding structure is provided, which includes an electronic element and a ground shielding plane below the electronic element. The shape of the ground shielding plane is identical to the projection shape of the electronic element, and the horizontal size of the ground shielding plane is greater than or equal to that of the electronic element. Thus, the parasitic effect between the electronic element and the ground shielding plane is effectively reduced, and the vertical coupling effect between electronic elements is also reduced. Furthermore, the vertical impact on the signal integrity of the embedded elements caused by the layout of the transmission lines is prevented.
    Type: Grant
    Filed: May 19, 2010
    Date of Patent: May 15, 2012
    Assignee: Industrial Technology Research Institute
    Inventors: Uei-Ming Jow, Chin-Sun Shyu, Chang-Sheng Chen, Min-Lin Lee, Shinn-Juh Lai
  • Patent number: 8174840
    Abstract: A multi-functional composite substrate structure is provided. The first substrate with high dielectric constant and the second substrate with low dielectric constant and low loss tangent are interlaced above the third substrate. One or more permeance blocks may be formed above each substrate, so that one or more inductors may be fabricated thereon. One or more capacitors may be fabricated on the first substrate. Also, one or more signal transmission traces of the system impedance are formed on the second substrate of the outside layer. Therefore, the inductance of the inductor(s) is effectively enhanced. Moreover, the area of built-in components is reduced. Furthermore, it has shorter delay time, smaller dielectric loss, and better return loss for the transmission of high speed and high frequency signal.
    Type: Grant
    Filed: October 29, 2008
    Date of Patent: May 8, 2012
    Assignee: Industrial Technology Research Institute
    Inventors: Uei-Ming Jow, Chang-Sheng Chen, Chin-Sun Shyu, Min-Lin Lee, Shinn-Juh Lay, Ying-Jiunn Lai
  • Publication number: 20120031654
    Abstract: A dual-port capacitor structure includes a first electrode plate having a first opening; a second electrode plate having a second opening; and a third electrode plate, disposed in the first opening of the first electrode plate and the second opening of the second electrode plate. The first electrode plate, the second electrode plate and the third electrode plate locate on the same plane.
    Type: Application
    Filed: October 21, 2011
    Publication date: February 9, 2012
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Wei-Ting Chen, Chang-Sheng Chen, Chin-Sun Shyu, Chang-Lin Wei, Cheng-Hua Tsai, Kuo-Chiang Chin
  • Patent number: 8077443
    Abstract: A capacitor structure is provided. In the capacitor structure, a signal electrode plate and an extension ground electrode plate are disposed on the same plane to form a co-plane capacitor structure. Due to slow wave characteristic, the resonance frequency of the capacitor structure is effectively raised and the capacitor structure may be applied in high frequency.
    Type: Grant
    Filed: April 25, 2008
    Date of Patent: December 13, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Wei-Ting Chen, Chang-Sheng Chen, Chin-Sun Shyu, Chang-Lin Wei, Cheng-Hua Tsai, Kuo-Chiang Chin
  • Patent number: 8049512
    Abstract: A circuit board with embedded components includes a plurality of embedded components and at least one transmission line electrically connected to at least one of the embedded components and having a terminal circuit. Therefore, a measuring device is used to be electrically connected to the transmission line and send out a signal, so as to receive a corresponding reflected signal, and then, compare the received reflected signal with a signal pattern in the database to obtain an electrical parameter of the embedded component.
    Type: Grant
    Filed: August 6, 2007
    Date of Patent: November 1, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Uei-Ming Jow, Min-Lin Lee, Shinn-Juh Lai, Chin-Sun Shyu, Chang-Sheng Chen, Ying-Jiunn Lai
  • Patent number: 8035036
    Abstract: A complementary mirror image embedded planar resistor architecture is provided. In the architecture, a complementary hollow structure is formed on a ground plane or an electrode plane to minimize the parasitic resistance, so as to efficiently enhance the application frequency. In addition, in some cases, some signal transmission lines pass through the position below the embedded planar resistor, and if there is no shield at all, serious interference or cross talk phenomenon occurs. Therefore, the complementary hollow structure of the ground plane, the electrode plane, or a power layer adjacent to the embedded planar resistor is designed to be a mesh structure, so as to reduce the interference or cross talk phenomenon. In this manner, the whole resistor structure has preferable high frequency electrical characteristic in the circuit.
    Type: Grant
    Filed: September 26, 2007
    Date of Patent: October 11, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Uei-Ming Jow, Min-Lin Lee, Shinn-Juh Lay, Chin-Sun Shyu, Chang-Sheng Chen, Ying-Jiunn Lai
  • Publication number: 20110169597
    Abstract: An inductor device comprising a first conductive pattern on a first layer of a substrate, a second conductive pattern on a second layer of the substrate, and a first region between the first layer and the second layer through which at least one hole is coupled between the first dielectric layer and the second dielectric layer, wherein a magnetic field induced by at least one of the first conductive pattern or the second conductive pattern at the first region is more intensive than that induced by at least one of the first conductive pattern or the second conductive pattern at a second region between the first conductive layer and the second conductive layer.
    Type: Application
    Filed: January 19, 2011
    Publication date: July 14, 2011
    Inventors: Chang-Lin Wei, Kuo-Chiang Chin, Cheng-Hua Tsai, Chin-Sun Shyu, Chang-Sheng Chen
  • Patent number: 7948355
    Abstract: An embedded resistor device includes a resistor, a ground plane located near a first side of the resistor and electrically coupled to a first end of the resistor, at the ground plane a hole is provided, a first dielectric layer exists between the resistor and the ground plane, a conductive wire, which is electrically coupled to a second end of the resistor different from the first end of the resistor and partially surrounds the resistor, is used as an auxiliary for supporting a resistor-coating process of the resistor and to provide a terminal of the embedded resistor device at the conductive wire, a conductive region located near a second side of the ground plane different from the first side of the resistor, a second dielectric layer exists between the ground plane and the conductive region, and a conductive path to electrically couple the conductive wire to the conductive region through the hole.
    Type: Grant
    Filed: September 7, 2007
    Date of Patent: May 24, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Chang-Lin Wei, Chang-Sheng Chen, Cheng-Hua Tsai, Syun Yu, Chin-Sun Shyu
  • Patent number: 7940157
    Abstract: A resistor layout structure and a manufacture method thereof are provided. The resistor layout structure includes a substrate, a plurality of metals, and a plurality of resistor lumps. The plurality of metals is disposed on the substrate. The plurality of first resistor lumps is disposed on the substrate. The metals are used as a supporting structure during the disposing process. Besides, the metals are interlaced and connected in series connected with the resistor lumps to form the resistor. Therefore, the present invention decreases the resistance variability of the resistor.
    Type: Grant
    Filed: May 29, 2007
    Date of Patent: May 10, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Wei-Ting Chen, Chang-Sheng Chen, Chin-Sun Shyu, Chang-Lin Wei
  • Patent number: 7936243
    Abstract: An adjustable resistor embedded in a multi-layered substrate and method for forming the same. The adjustable resistor comprises: a planar resistor, having a plurality of terminals; and a plurality of connecting lines connected to the planar resistor, each of the connecting lines being drawn from each of the terminals of the planar resistor so as to form a resistor network, wherein the connecting lines are selectively broken by a process for drilling the substrate to form a number of combinations of opened connecting lines such that the resistance value of the adjustable resistor is varied and thus the resistance value of the adjustable resistor can be precisely adjusted.
    Type: Grant
    Filed: July 19, 2006
    Date of Patent: May 3, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Ying-Jiunn Lai, Chang-Sheng Chen, Chin-Sun Shyu, Uei-Ming Jow, Chang-Lin Wei
  • Patent number: 7932802
    Abstract: A meander inductor is disclosed, the inductor is disposed on a substrate or embedded therein. The meander inductor includes a conductive layer composed of a plurality of sinusoidal coils with different amplitudes and in series connection to each other, wherein the sinusoidal coils with different amplitudes are laid out according to a periphery outline. The profile of the meander inductor is designed according to an outer frame range available for accommodating the meander inductor and is formed by coils with different amplitudes. Therefore, under a same area condition, the present invention enables the Q factor and the resonant frequency fr of the novel inductor to be advanced, and further expands the applicable range of the inductor.
    Type: Grant
    Filed: January 18, 2008
    Date of Patent: April 26, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Chang-Lin Wei, Chang-Sheng Chen, Cheng-Hua Tsai, Kuo-Chiang Chin, Chin-Sun Shyu
  • Patent number: 7911318
    Abstract: The present invention relates to an adjustable resistor embedded in a circuit board and a method of fabricating the same. The adjustable resistor comprises a resistor with a number of connection terminals, and a number of via holes extending to contact with the resistor. The resistive value of the resistor is variable depending on the size of the via holes, the number of the via holes, or the distance between the via holes.
    Type: Grant
    Filed: February 16, 2007
    Date of Patent: March 22, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Chin-Sun Shyu, Chang-Sheng Chen, Chang-Lin Wei, Wei-Ting Chen
  • Publication number: 20110063067
    Abstract: The invention is directed to inter-helix inductor devices. The inter-helix inductor device includes a dielectric substrate. An input end is disposed on the first surface of the dielectric substrate. A clockwise winding coil has one end connecting to the input end and at least one winding turn through the dielectric substrate. A counter clockwise winding coil includes at least one winding turn through the dielectric substrate, wherein the clockwise and counter clockwise winding coils are connected by an interconnection. An output end is disposed on the dielectric substrate, connects one end of the counter clockwise winding coil, and is adjacent to the input end.
    Type: Application
    Filed: November 17, 2010
    Publication date: March 17, 2011
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Wei-Ting Chen, Chang-Sheng Chen, Chin-Sun Shyu, Chang-Lin Wei
  • Patent number: 7884697
    Abstract: The invention provides tunable embedded high frequency inductor devices. The inductor device comprises a dielectric substrate. A first conductive line is disposed on a first surface of the dielectric substrate. A second conductive line is disposed on a second surface of the dielectric substrate. An interconnection is disposed perforating the dielectric substrate and connecting the first conductive line with the second conductive line. A coupling region is defined between the first and the second conductive lines. A conductive plug connecting the first conductive line and the second line is disposed in the coupling region. Alternatively, an opening is disposed in the first and second conductive lines to tune inductance of the inductor.
    Type: Grant
    Filed: February 26, 2008
    Date of Patent: February 8, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Chang-Lin Wei, Cheng-Hua Tsai, Chin-Sun Shyu, Kuo-Chiang Chin, Syun Yu
  • Patent number: 7875808
    Abstract: An embedded capacitor device within a circuit board having an integrated circuitry thereon is provided. The circuit board has a common coupling area under the integrated circuitry. The embedded capacitor device includes a first capacitor section providing at least one capacitor to a first terminal set of the integrated circuitry and a second capacitor section providing at least one capacitor to a second terminal set of the integrated circuitry. A portion of the first capacitor section is in the common coupling area and has its coupling to the first terminal set located in the common coupling area. Similarly, a portion of the second capacitor section is in the common coupling area and has its coupling to the second terminal set located in the common coupling area.
    Type: Grant
    Filed: September 13, 2006
    Date of Patent: January 25, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Huey-Ru Chang, Min-Lin Lee, Shinn-Juh Lay, Chin Sun Shyu
  • Patent number: 7868727
    Abstract: The invention is directed to inter-helix inductor devices. The inter-helix inductor device includes a dielectric substrate. An input end is disposed on the first surface of the dielectric substrate. A clockwise winding coil has one end connecting to the input end and at least one winding turn through the dielectric substrate. A counter clockwise winding coil includes at least one winding turn through the dielectric substrate, wherein the clockwise and counter clockwise winding coils are connected by an interconnection. An output end is disposed on the dielectric substrate, connects one end of the counter clockwise winding coil, and is adjacent to the input end.
    Type: Grant
    Filed: June 5, 2008
    Date of Patent: January 11, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Wei-Ting Chen, Chang-Sheng Chen, Chin-Sun Shyu, Chang-Lin Wei
  • Patent number: 7830241
    Abstract: A resistor structure embedded in a multi-layer circuit board and manufacturing method thereof are provided. Resistive material is coated on any layer among the multi-layer circuit board, and two symmetric electrodes are formed in the geometric center of the resistive material area. The two electrodes are disposed in the resistive material layer and are covered by the resistive material. And the two electrodes are led out from respective bores at the central position of the resistive electrodes, for connecting to any other metal layer. This resistor structure can avoid the unstable resistance when the coated resistor is operated at high frequency, and also avoid the formation untrimmed edges during coating that affects the precision of resistance.
    Type: Grant
    Filed: July 12, 2006
    Date of Patent: November 9, 2010
    Assignee: Industrial Technology Research Institute
    Inventors: Ying-Jiunn Lai, Chin-Sun Shyu, Chang-Sheng Chen, Uei-Ming Jow
  • Patent number: 7796006
    Abstract: Suspension inductor devices are provided. A suspension inductor device includes a dielectric substrate and a suspension induction coil. The suspension induction coil includes an input end disposed on the dielectric substrate. A spiral coil is wound from the dielectric substrate to an interconnection. The interconnection is disposed in the spiral coil and connects the input end and the spiral coil. An output end is disposed on the dielectric substrate and adjacent to the input end.
    Type: Grant
    Filed: June 20, 2008
    Date of Patent: September 14, 2010
    Assignee: Industrial Technology Research Institute
    Inventors: Wei-Ting Chen, Chang-Sheng Chen, Chin-Sun Shyu, Chang-Lin Wei