Patents by Inventor Ching-Han Jan

Ching-Han Jan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230187144
    Abstract: A capacitor structure includes a first comb-shaped electrode, a second comb-shaped electrode, a bottom electrode, an insulator layer, and a top electrode. The first comb-shaped electrode has a first pad and first fingers connecting to the first pad. The second comb-shaped electrode has a second pad and second fingers connecting to the first pad, wherein one of the second fingers is disposed between two adjacent first fingers. The bottom electrode includes a first portion, a second portion and a third portion which are spaced apart, wherein the first portion and the third portion are electrically coupled to the first comb-shaped electrode and the second comb-shaped electrode, respectively. The insulator layer is disposed over the bottom electrode. The top electrode is disposed over the insulator layer.
    Type: Application
    Filed: November 14, 2022
    Publication date: June 15, 2023
    Inventors: Je-Min WEN, Cheng-Hua LIN, Ching-Han JAN
  • Publication number: 20230038119
    Abstract: A semiconductor device is provided. The semiconductor device includes a semiconductor substrate, a polysilicon resistive structure, dummy polysilicon resistive structures, and a polysilicon ring structure. The semiconductor substrate has an active region and a passive region adjacent to the active region. The polysilicon resistive structure is disposed on an isolation structure in the passive region. The dummy polysilicon resistive structures are disposed on the isolation structure, respectively disposed outside opposite sides of the polysilicon resistive structure. The polysilicon ring structure is disposed on the isolation structure, encircling the polysilicon resistive structure and the dummy polysilicon resistive structures.
    Type: Application
    Filed: July 8, 2022
    Publication date: February 9, 2023
    Inventors: Cheng-Hua LIN, Ching-Han JAN
  • Publication number: 20220384608
    Abstract: A semiconductor device includes a semiconductor substrate having a well region and a gate structure formed over the well region of the semiconductor substrate. The semiconductor device also includes a gate spacer structure having a first spacer portion and a second spacer portion on opposite sidewalls of the gate structure. The semiconductor device also includes a source region and a drain region formed in the semiconductor substrate. The source region and a drain region are separated from the gate structure. The source region is adjacent to the first spacer portion of the gate spacer structure, and the drain region is adjacent to the second spacer portion of the gate spacer structure. The bottom width of the second spacer portion is greater than the bottom width of the first spacer portion.
    Type: Application
    Filed: May 3, 2022
    Publication date: December 1, 2022
    Inventors: Cheng-Hua LIN, Yan-Liang JI, Ching-Han JAN
  • Publication number: 20220238712
    Abstract: A semiconductor device includes a semiconductor substrate having a well region and a gate structure formed over the well region of the semiconductor substrate. The gate structure has a first sidewall and a second sidewall. The second sidewall is opposite the first sidewall. The semiconductor device also includes a gate spacer structure having two asymmetrical portions. One of the asymmetrical portions is formed on the first sidewall of the gate structure, and the other asymmetrical portion is formed on the second sidewall of the gate structure. The semiconductor device includes a source region and a drain region formed in the semiconductor substrate and aligned with the outer edges of the asymmetrical portions of the gate spacer structure. In some embodiments, the lateral distance between the drain region and the gate structure is greater than the lateral distance between the source region and the gate structure.
    Type: Application
    Filed: December 23, 2021
    Publication date: July 28, 2022
    Inventors: Cheng-Hua LIN, Yan-Liang JI, Ching-Han JAN
  • Publication number: 20100109053
    Abstract: The present invention discloses a semiconductor device. The semiconductor device includes an integrated circuit and a connecting component. The integrated circuit includes a first pad; a second pad; a first current guiding circuit, coupled to the first pad and a first reference voltage, for selectively guiding a first specific electrical signal received from the first pad to the first reference voltage; and a second current guiding circuit, coupled to the second pad and a second reference voltage, for selectively guiding a second specific electrical signal received from the second pad to the second reference voltage; and the connecting component is external to the integrated circuit for coupling the first pad and the second pad.
    Type: Application
    Filed: November 4, 2008
    Publication date: May 6, 2010
    Inventors: Ching-Han Jan, Yu-Hsin Lin
  • Patent number: 6511609
    Abstract: A novel method of Cu seed layer deposition for ULSI metalization is disclosed. The method of Cu seed layer deposition for ULSI metalization comprises forming a diffusion barrier on a substrate, forming a poly silicon layer, amorphous silicon layer or TaSix layer on said diffusion barrier, replacing said poly silicon layer with copper to form a copper seed layer, and electroplating a thick copper film on said copper seed layer. In this invention, a chemical replacing solution comprising a replacing reactant and at least one etchant is used to replace the poly silicon layer with copper and to reduce the quantity of byproducts of the reaction.
    Type: Grant
    Filed: February 20, 2001
    Date of Patent: January 28, 2003
    Assignee: Industrial Technology Research Institute
    Inventors: Ching-Han Jan, Fon-Shan Huang, Jih-Wen Wang
  • Publication number: 20020113038
    Abstract: A novel method of Cu seed layer deposition for ULSI metalization is disclosed. The method of Cu seed layer deposition for ULSI metalization comprises forming a diffusion barrier on a substrate, forming a poly silicon layer, amorphous silicon layer or TaSix layer on said diffusion barrier, replacing said poly silicon layer with copper to form a copper seed layer, and electroplating a thick copper film on said copper seed layer. In this invention, a chemical replacing solution comprising a replacing reactant and at least one etchant is used to replace the poly silicon layer with copper and to reduce the quantity of byproducts of the reaction.
    Type: Application
    Filed: February 20, 2001
    Publication date: August 22, 2002
    Inventors: Ching-Han Jan, Fon-Shan Huang, Jih-Wen Wang