Patents by Inventor Ching-Hui Ma

Ching-Hui Ma has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6914007
    Abstract: A method of reducing a charge on a substrate to prevent an arcing incident in a subsequent etch process is described. A patterned substrate is fastened to a chuck in a process chamber. A discharge process is performed that includes the three steps of (a) coupling the chuck to a 0 volt connection, (b) generating a plasma, and (c) coupling the chuck to a high voltage connection. The three steps are carried out in any sequence. An inert gas or an inert gas and an etching gas are flowed into the chamber during the discharge sequence. Alternatively, a fluorocarbon CXFYHZ or a fluorocarbon and a gas such as O2, H2, N2, N2O, CO, CO2, He or Ar is flowed into the chamber during the discharge sequence. The method is compatible with batch or single wafer processes and is extendable to etching low k dielectric layers with poor thermal conductivity.
    Type: Grant
    Filed: February 13, 2003
    Date of Patent: July 5, 2005
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ching-Hui Ma, Chao-Cheng Chen, Tsang-Jiuh Wu, Hui-Chang Yu, Hun-Jan Tao
  • Patent number: 6884728
    Abstract: A method for improving a photolithographic patterning process to avoid undeveloped photoresist contamination in a semiconductor manufacturing process including providing a first semiconductor feature having an anisotropically etched opening including sidewalls. The first semiconductor feature further provide an overlying photoresist layer photolithographically patterned for anisotropically etching a second semiconductor feature opening overlying and encompassing the first semiconductor feature; blanket depositing a polymeric passivation layer over the overlying photoresist layer including covering at least a portion of the sidewalls including polymeric containing residues; and, removing the polymeric passivation layer including a substantial portion of the polymeric containing residues from at least a portion of the sidewalls prior to anisotropically etching the second semiconductor feature.
    Type: Grant
    Filed: November 6, 2002
    Date of Patent: April 26, 2005
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Jun-Lung Huang, Jen-Cheng Liu, Ching-Hui Ma, Yi-Chen Huang, Yin-Shen Chu, Hong-Ming Chen, Li-Chih Chaio
  • Publication number: 20040192058
    Abstract: A method for plasma etching a semiconductor feature to improve an etching profile including providing a semiconductor wafer including a photoresist layer having a photolithographically patterned portion for etching a feature through a thickness portion of at least one underlying dielectric layer; and, plasma treating the photoresist layer with a carbon monoxide (CO) containing plasma to induce a polymeric cross-linking reaction at the photoresist layer surface to decrease a photoresist layer etching rate in a subsequent etching process; and, etching said feature through the thickness portion to maintain a width dimension of said feature including the photolithographically patterned portion within a pre-determined dimensional variation.
    Type: Application
    Filed: March 28, 2003
    Publication date: September 30, 2004
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Yin-Shen Chu, Yi-Chen Huang, Ching-Hui Ma, Jun-Lung Huang, Hung-Ming Chen
  • Publication number: 20040161930
    Abstract: A method of reducing a charge on a substrate to prevent an arcing incident in a subsequent etch process is described. A patterned substrate is fastened to a chuck in a process chamber. A discharge process is performed that includes the three steps of (a) coupling the chuck to a 0 volt connection, (b) generating a plasma, and (c) coupling the chuck to a high voltage connection. The three steps are carried out in any sequence. An inert gas or an inert gas and an etching gas are flowed into the chamber during the discharge sequence. Alternatively, a fluorocarbon CXFYHZ or a fluorocarbon and a gas such as O2, H2, N2, N2O, CO, CO2, He or Ar is flowed into the chamber during the discharge sequence. The method is compatible with batch or single wafer processes and is extendable to etching low k dielectric layers with poor thermal conductivity.
    Type: Application
    Filed: February 13, 2003
    Publication date: August 19, 2004
    Applicant: Taiwan Semiconductor Manufacturing Company
    Inventors: Ching-Hui Ma, Chao-Cheng Chen, Tsang-Jiuh Wu, Hui-Chang Yu, Hun-Jan Tao
  • Publication number: 20040087167
    Abstract: A method for improving a photolithographic patterning process to avoid undeveloped photoresist contamination in a semiconductor manufacturing process including providing a first semiconductor feature having an anisotropically etched opening including sidewalls. The first semiconductor feature further provide an overlying photoresist layer photolithographically patterned for anisotropically etching a second semiconductor feature opening overlying and encompassing the first semiconductor feature; blanket depositing a polymeric passivation layer over the overlying photoresist layer including covering at least a portion of the sidewalls including polymeric containing residues; and, removing the polymeric passivation layer including a substantial portion of the polymeric containing residues from at least a portion of the sidewalls prior to anisotropically etching the second semiconductor feature.
    Type: Application
    Filed: November 6, 2002
    Publication date: May 6, 2004
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Jun-Lung Huang, Jen-Cheng Liu, Ching-Hui Ma, Yi-Chen Huang, Yin-Shen Chu, Hong-Ming Chen, Li-Chih Chaio
  • Patent number: 6727183
    Abstract: A novel etching method for preventing spiking and undercutting of an ultra low-k material layer in damascene metallization is described. A region to be contacted is provided in or on a semiconductor substrate. A liner layer is deposited overlying the region to be contacted. An ultra low-k dielectric layer is deposited overlying the liner layer. A damascene opening is etched through the ultra low-k dielectric layer to the liner layer overlying the region to be contacted wherein this etching comprises a high F/C ratio etch chemistry, high power, and low pressure. The liner layer within the damascene opening is etched away to expose the region to be contacted wherein this etching comprises a high F/C ratio etch chemistry, low power, and low pressure to complete formation of a damascene opening in the fabrication of an integrated circuit device.
    Type: Grant
    Filed: July 27, 2001
    Date of Patent: April 27, 2004
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Ching-Hui Ma, Jen-Cheng Liu, Li-Chih Chao