Patents by Inventor Ching-Kai Lo

Ching-Kai Lo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9697909
    Abstract: A shift register comprises a first switch, a second switch, a third switch, and a fourth switch. The first switch selectively conducts a first clock signal to a first output terminal as a first output signal based on a voltage level over the control terminal. The second switch selectively forces a voltage level of the first output signal to be equal to a voltage level of a second clock signal based on both of the second clock signal and a third clock signal inverted to the second clock signal. The third switch selectively defines a voltage over the control terminal to be a first voltage based on a first input signal. The fourth switch selectively forces the voltage level over the control terminal to be equal to the voltage level of the second clock signal based on both of the second clock signal and the third clock signal.
    Type: Grant
    Filed: July 21, 2015
    Date of Patent: July 4, 2017
    Assignee: AU OPTRONICS CORP.
    Inventors: Ya-Ling Chen, Ching-Kai Lo, Chien-Chung Huang, Hua-Gang Chang
  • Patent number: 9349324
    Abstract: A pixel circuit includes four transistors, two capacitors and a light emitting element. A gate of first transistor receives a scan signal and a source/drain thereof receives a display data. A terminal of first capacitor couples to another source/drain of first transistor. A gate and a source/drain of second transistor couple to another terminal of first capacitor; and another source/drain thereof receives a switch signal. A terminal of second capacitor receives a reset signal; and another terminal thereof couples to another terminal of first capacitor. A gate of third transistor couples to a terminal of first capacitor. A gate of fourth transistor receives an enable signal; a source/drain thereof couples to a first power supply voltage; and another source/drain thereof couples to one source/drain of third transistor. The anode and cathode of the light emitting element couple to one source/drain of third transistor and a second power supply voltage, respectively.
    Type: Grant
    Filed: July 28, 2014
    Date of Patent: May 24, 2016
    Assignee: AU OPTRONICS CORP.
    Inventors: Hua-Gang Chang, Man-Wen Shih, Ching-Kai Lo, Chien-Chung Huang
  • Publication number: 20160141051
    Abstract: A shift register comprises a first switch, a second switch, a third switch, and a fourth switch. The first switch selectively conducts a first clock signal to a first output terminal as a first output signal based on a voltage level over the control terminal. The second switch selectively forces a voltage level of the first output signal to be equal to a voltage level of a second clock signal based on both of the second clock signal and a third clock signal inverted to the second clock signal. The third switch selectively defines a voltage over the control terminal to be a first voltage based on a first input signal. The fourth switch selectively forces the voltage level over the control terminal to be equal to the voltage level of the second clock signal based on both of the second clock signal and the third clock signal.
    Type: Application
    Filed: July 21, 2015
    Publication date: May 19, 2016
    Inventors: Ya-Ling Chen, Ching-Kai Lo, Chien-Chung Huang, Hua-Gang Chang
  • Publication number: 20150287364
    Abstract: A pixel circuit includes four transistors, two capacitors and a light emitting element. A gate of first transistor receives a scan signal and a source/drain thereof receives a display data. A terminal of first capacitor couples to another source/drain of first transistor. A gate and a source/drain of second transistor couple to another terminal of first capacitor; and another source/drain thereof receives a switch signal. A terminal of second capacitor receives a reset signal; and another terminal thereof couples to another terminal of first capacitor. A gate of third transistor couples to a terminal of first capacitor. A gate of fourth transistor receives an enable signal; a source/drain thereof couples to a first power supply voltage; and another source/drain thereof couples to one source/drain of third transistor. The anode and cathode of the light emitting element couple to one source/drain of third transistor and a second power supply voltage, respectively.
    Type: Application
    Filed: July 28, 2014
    Publication date: October 8, 2015
    Inventors: Hua-Gang CHANG, Man-Wen SHIH, Ching-Kai LO, Chien-Chung HUANG
  • Publication number: 20140307430
    Abstract: A transparent display device includes at least a first transparent display panel and a second transparent display panel, each of which has transparent regions and display regions. The arrangements of the transparent regions and display regions of the first transparent display panel and the second transparent display panel are opposite to each other. The transparent display device can apply a high transparency display mode or a lower transparency display mode by arranging the relative position of the first and second transparent display panels. In the lower transparency display mode, the first and second transparent display panels are at least partial overlapped with each other so as to display clear image with high definition.
    Type: Application
    Filed: April 15, 2014
    Publication date: October 16, 2014
    Applicant: AU Optronics Corp.
    Inventors: Ching-Kai Lo, Hsueh-Yen Yang, Hsien-Hung Chen, Chun-Hsin Liu