Patents by Inventor Chiou-Bang Chen

Chiou-Bang Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11201722
    Abstract: A clock and data recovery circuit includes a first sampling phase detector and filter circuitry, a frequency detector circuit, a current source circuit, a band controller circuit, and a voltage controlled oscillator. The first sampling phase detector and filter circuitry generates a first voltage according to a pair of data and a first set of clock signals. The frequency detector circuit generates an up control signal and a down control signal according to the pair of data and the first set of clock signals. The current source circuit generates the first voltage according to the up control signal and the down control signal. The band controller circuit generates a band control signal according to the first voltage. The voltage controlled oscillator adjusts the first set of clock signals according to the band control signal and the first voltage.
    Type: Grant
    Filed: December 9, 2020
    Date of Patent: December 14, 2021
    Assignee: DigWise Technology Corporation, LTD
    Inventors: Shih-Hao Chen, Chiou-Bang Chen, Wen-Pin Hsieh, Tai-Cheng Lee, Heng-Jui Liu
  • Patent number: 7928888
    Abstract: A pipeline time-to-digital converter (TDC) is provided. The pipeline TDC includes a plurality of TDC cells. Each of the TDC cells includes a delay unit, an output unit and a determination unit. The delay unit receives a first clock signal and a first reference signal output from a previous stage TDC cell. The delay unit generates sampling phases in a period between a trigger edge of the first reference signal and a trigger edge of the first clock signal, and samples the first clock signal to obtain sampling values in accordance with the sampling phases. The output unit calculates the sampling values for outputting a conversion value. The determination unit uses and analyses the sampling values and the sampling phases for outputting time residue to a next stage TDC cell.
    Type: Grant
    Filed: December 16, 2009
    Date of Patent: April 19, 2011
    Assignee: Industrial Technology Research Institute
    Inventors: Huan-Ke Chiu, Horng-Yuan Shih, Chiou-Bang Chen, Tzu-Chan Chueh
  • Publication number: 20110084863
    Abstract: A pipeline time-to-digital converter (TDC) is provided. The pipeline TDC includes a plurality of TDC cells. Each of the TDC cells includes a delay unit, an output unit and a determination unit. The delay unit receives a first clock signal and a first reference signal output from a previous stage TDC cell. The delay unit generates sampling phases in a period between a trigger edge of the first reference signal and a trigger edge of the first clock signal, and samples the first clock signal to obtain sampling values in accordance with the sampling phases. The output unit calculates the sampling values for outputting a conversion value. The determination unit uses and analyses the sampling values and the sampling phases for outputting time residue to a next stage TDC cell.
    Type: Application
    Filed: December 16, 2009
    Publication date: April 14, 2011
    Applicant: Industrial Technology Research Institute
    Inventors: Huan-Ke Chiu, Horng-Yuan Shih, Chiou-Bang Chen, Tzu-Chan Chueh