Patents by Inventor Chisa Makimura

Chisa Makimura has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5862086
    Abstract: A semiconductor storage device is provided with a storage circuit for a faulty address and a plurality of redundant word lines corresponding to the storage circuit. The storage circuit is adapted to store a faulty address required for selecting a redundant word line. The faulty address is compared with an address input at the time of memory access by a comparator. Using a coincidence signal produced from the comparator and a predetermined address signal contained in the input address, a defect relief circuit selects one of the redundant word lines in place of the faulty word line.
    Type: Grant
    Filed: August 22, 1996
    Date of Patent: January 19, 1999
    Assignees: Hitachi Ltd., Texas Instuments Incorporated
    Inventors: Chisa Makimura, Yukihide Suzuki, Shunichi Sukegawa, Hiroyuki Fujiwara, Masayuki Hira
  • Patent number: 5761149
    Abstract: A dynamic RAM is provided with a main word lines; a plurality of subsidiary word lines which are arranged in the direction of bit lines crossing the main word line and to which a plurality of dynamic memory cells are connected; a plurality of subsidiary word selection lines which are extended so as to perpendicularly intersect the main word line and through which a selection signal for selecting one of the plurality of subsidiary word lines is transmitted; and a logic circuit for receiving a selection signal from the main word line and a selection signal from each of the subsidiary word selection lines to thereby form a selection signal for selecting one of the subsidiary word lines. In the dynamic RAM, the voltage level of each of the main word line and the subsidiary word selection lines is made to be equal to the ground potential when the line is in a not-selected state.
    Type: Grant
    Filed: July 12, 1996
    Date of Patent: June 2, 1998
    Assignees: Hitachi, Ltd., Texas Instruments Inc.
    Inventors: Yukihide Suzuki, Kanehide Kenmizaki, Tsugio Takahashi, Masayuki Nakamura, Makoto Saeki, Chisa Makimura, Katsuo Komatsuzaki, Shunichi Sukegawa